

Article



# Analysis and Reduction of Nonlinear Distortion in AC-Coupled **CMOS** Neural Amplifiers with Tunable Cutoff Frequencies

Beata Trzpil-Jurgielewicz <sup>(D)</sup>, Władysław Dąbrowski and Paweł Hottowy \*

Faculty of Physics and Applied Computer Science, AGH University of Science and Technology, 30-059 Kraków, Poland; btrzpil@agh.edu.pl (B.T.-J.); W.Dabrowski@ftj.agh.edu.pl (W.D.) \* Correspondence: hottowy@agh.edu.pl

Abstract: Integrated CMOS neural amplifiers are key elements of modern large-scale neuroelectronic interfaces. The neural amplifiers are routinely AC-coupled to electrodes to remove the DC voltage. The large resistances required for the AC coupling circuit are usually realized using MOSFETs that are nonlinear. Specifically, designs with tunable cutoff frequency of the input high-pass filter may suffer from excessive nonlinearity, since the gate-source voltages of the transistors forming the pseudoresistors vary following the signal being amplified. Consequently, the nonlinear distortion in such circuits may be high for signal frequencies close to the cutoff frequency of the input filter. Here we propose a simple modification of the architecture of a tunable AC-coupled amplifier, in which the bias voltages  $V_{gs}$  of the transistors forming the pseudoresistor are kept constant independently of the signal levels, what results in significantly improved linearity. Based on numerical simulations of the proposed circuit designed in 180 nm technology we analyze the Total Harmonic Distortion levels as a function of signal frequency and amplitude. We also investigate the impact of basic amplifier parameters-gain, cutoff frequency of the AC coupling circuit, and silicon area-on the distortion and noise performance. The post-layout simulations of the complete test ASIC show that the distortion is very significantly reduced at frequencies near the cutoff frequency, when compared to the commonly used circuits. The THD values are below 1.17% for signal frequencies 1 Hz-10 kHz and signal amplitudes up to 10 mV peak-to-peak. The preamplifier area is only 0.0046 mm<sup>2</sup> and the noise is 8.3  $\mu V_{rms}$  in the 1 Hz–10 kHz range. To our knowledge this is the first report on a CMOS neural amplifier with systematic characterization of THD across complete range of frequencies and amplitudes of neuronal signals recorded by extracellular electrodes.

Keywords: CMOS neural amplifier; AC coupling; pseudoresistor; nonlinear distortion; areaefficient design

# 1. Introduction

Multielectrode neural interfaces are widely used in basic neuroscience research [1-4]and for development of advanced brain-computer interfaces and neuroelectronic prostheses [5–7]. Taking advantage of large numbers of closely spaced microelectrodes, such systems make it possible to record activity of large neuronal populations with resolution of individual neurons, providing new insights into processing and coding of information in the brain circuits. Systems with several hundred to a few thousand of channels are now routinely used for recording the brain activity in live animals [8,9] and a prototype device with tens of thousands of recording channels was reported recently [10]. Systems dedicated to large-scale recording of brain activity in human are also being developed [11].

The neural signals acquired by extracellular electrodes are of two types. First, the action potentials (APs) can be recorded from individual neurons located close to the sensing electrode. An action potential is generated by a neuron when the total input signal received by this cell—either from sensory circuits of the central nervous system like the eyes or ears, or from other neurons—exceeds a specific threshold [12]. The APs recorded by extracellular



Citation: Trzpil-Jurgielewicz, B.; Dąbrowski, W.; Hottowy, P. Analysis and Reduction of Nonlinear Distortion in AC-Coupled CMOS Neural Amplifiers with Tunable Cutoff Frequencies. Sensors 2021, 21, 3116. https://doi.org/10.3390/ s21093116

Academic Editors: Francesc Serra-Graells, Michele Dei, Kyoungrok Cho and Federico Alimenti

Received: 28 February 2021 Accepted: 21 April 2021 Published: 30 April 2021

Publisher's Note: MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



Copyright: © 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).

electrodes have forms of short pulses with frequency spectrum from 300 Hz to 5 kHz and amplitudes range 50  $\mu$ V<sub>pp</sub>-2 mV<sub>pp</sub> (peak-to-peak). Second, the electrodes can record local field potentials (LFPs) that are primarily generated by ionic currents that occur at the synapses—the physiological connections between neurons—when the information is transferred between cells; however, other processes also contribute to the LFPs [13]. The LFPs are low-frequency oscillations (1–300 Hz) with amplitudes up to 10 mV<sub>pp</sub>.

The readout electronics for modern multielectrode systems is routinely designed as application specific integrated circuits (ASIC) that can comprise hundreds or thousands of recoding amplifiers on a single chip. High-fidelity recording of neuronal signals requires that the noise within the AP range (300 Hz–10 kHz) and the LFP range (1–300 Hz) is not much higher than 5  $\mu$ V. Also, signals up to ~10 mV<sub>pp</sub> should be recorded with the total harmonic distortion on the order of 1% or lower [14]. Minimization of the dissipated power and silicon area is also critical for the design of neuronal interfaces with very large number of recording channels.

One technical difficulty in electrical recording of neural signals is related to the large DC voltage at the input of the amplifier that results from electrochemical interactions between the electrode and the tissue [15]. The recording circuit must cut off this DC electrode voltage with high-pass filter with lower cutoff frequency typically on the order of 1 Hz and amplify the remaining AC signals with a gain on the order of 40 dB. Most of the multichannel integrated neural amplifiers are based on the architecture proposed in [15] (Figure 1a); in some designs, the circuit is followed by another amplification stage. The gain of the circuit shown in Figure 1a is given by the  $C_{ina}/C_{fa}$  ratio and the cutoff frequency of the AC-coupling circuit is defined by the  $R_{fa} \times C_{fa}$  product [15].



**Figure 1.** Architecture of an AC-coupled neural amplifier: (a) Schematic (**b**–**d**) Implementations of the pseudoresistor: (b) diode-connected; (c) subthreshold with variable  $V_{gs}$ ; (**d**) subthreshold with fixed  $V_{gs}$ . For the following sections we impose  $C_{ina} = C_{inb}$ ,  $C_{fa} = C_{fb}$ ,  $R_{fa} = R_{fb}$ . The distinction between the names of elements of identical values is important for some of the following analyses, where impact of individual elements on the system performance must be analyzed separately.

Due to silicon area restrictions, the  $C_{in}$  is typically in the range 5–20 pF and the  $C_f$  capacitance is typically in the range of tens to hundreds of fF. The feedback resistance in the T $\Omega$  range is necessary to achieve sufficiently large time constant. Such a resistance is realized by transistors connected in diode configuration [15] (Figure 1b) or in

subthreshold mode that allows one to tune the channel resistance value by changing the gate voltage [16–18] (Figure 1c). Such tuning allows the user to control the cutoff frequency of the high-pass filtering and to find—for specific experimental conditions—the optimal compromise between the two requirements:

- efficacy of filtering out of the ultra-slow oscillations present in the brain [19] and electrode drifts, which improves with increasing the cutoff frequency,
- the quality of recording of low-frequency signals with minimized amplitude and phase distortions related to analog high-pass filtering, which improves with lowering of the cutoff frequency.

As the two requirements mentioned above are difficult to define quantitatively in a general way, the ability to control the cutoff frequency of the high-pass filter is a desirable—even if not mandatory—feature of a neural amplifier.

The circuitry shown in Figure 1a makes it possible to achieve very low input-referred noise values. Since the resistor  $R_{fa}$  is in the feedback loop, its thermal noise is divided by the amplifier gain when referred to the input. Although this does not apply to resistor  $R_{fb}$ , its integrated thermal noise is minimized thanks to the parallel connection with the large capacitor  $C_{inb}$  (detailed analysis of the thermal noise introduced by the AC-coupling circuit is presented in Section 4).

Three alternative approaches to remove the electrode offset have been proposed. First, a high-pass RC filter can be used to remove the DC voltage at the input of the amplifier that works without feedback loop [14,20]. This solution has worse noise performance than the circuit shown in Figure 1a, since the thermal noise source from the large resistance is located directly at the amplifier input. The rms (root mean square) value of noise can be minimized by setting the cutoff frequency to very low values—much below the frequency range of interest [20]—but this would compromise on filtering out very slow signals, as discussed previously. As a result, open-loop neural amplifiers use larger input capacitors (20 pF and more) to improve the signal-to-noise ratio (SNR). This comes at the cost of increased area, which is not optimal for systems with high channel counts.

Chopper stabilization is another technique to remove electrode offset in neural amplifiers [21,22]. This method uses modulation to shift the spectrum of the input signal to higher frequencies and to minimize the problem of 1/f noise in the amplification circuits [23]. However, high complexity of the design (further increased by a dedicated feedback loop to boost the input impedance, which is low in such circuits) results in increased circuit area.

The third alternative approach to remove the electrode DC voltage is to use a lowpass filter in the feedback loop of the amplifier, which allows for subtraction of the lowfrequency signal components (including the offset) from the input signal by a differential amplifier [24,25]. The low-pass filter requires using additional operational amplifier in the feedback loop that increases the circuit area and power. Using a sigma-delta modulation for low-pass filtering was proposed in [25] with a promise of reduced circuit area in case of using higher-density CMOS process. However, the presented amplifier design in 130 nm technology has a total area (amplifier + ADC) per channel at ~0.05 mm<sup>2</sup>, which is 3–4 times more than the most area-efficient existing designs. At the same time, using very highdensity technologies for a large-scale design (with thousands of recording channels) that is not expected to be produced in high volume is impractical because of very high cost of fabrication.

In overall, the architecture shown in Figure 1 remains the gold standard for modern neural amplifiers [26–28]. Many designs based on this circuit idea, with excellent noise performance and low power consumption, have been reported; for a review see [29,30]. However, a weak point of the pseudoresistor is its poor linearity. The pseudoresistor is placed in the feedback loop and the voltage drop across this resistance is identical to the amplifier output voltage. Within the range of the output voltage swing (several hundreds of mV to 1 V) the effective resistance of a pseudoresistor may differ by several orders of magnitude [15]. For the circuit with tunable cutoff frequency (Figure 1c) the main reason for the nonlinearity is the modulation of  $V_{gs}$  bias voltage by the continuously changing voltage

across the resistor. This nonlinear behavior affects the THD of the circuit, in particular for input signals of large amplitudes and frequencies close to the cutoff frequency of the AC-coupling circuit.

Very few of the published articles on neural amplifiers discuss this problem. Kassiri et al. [31] analyzed several subthreshold two-transistor configurations with fixed- $V_{gs}$  voltage for the pseudoresistors and achieved significant reduction of nonlinear distortion compared with the classic diode-based architecture. However, the distortion level reported in that paper is still high for 0.5 V<sub>pp</sub> voltage swing across the resistors. Another paper by the same group includes measurements of the THD vs. signal frequency for the AC-coupled amplifier. The reported value was 3% for the signal frequency equal to cutoff frequency, and input signal amplitude of 1.4 mV<sub>pp</sub> [32]. The distortion for larger amplitudes was not shown. To our knowledge, this is the only published measurement of THD as a function of signal frequency for amplifiers of this class.

It is important to note that the THD value of neural amplifiers is typically reported in the literature for the frequency of 1 kHz. Since this frequency is about three orders of magnitude higher than the cutoff frequency of the AC coupling circuit, the impedance of the feedback loop at this point is entirely defined by the capacitor  $C_{fa}$ . The THD value defined this way describes the performance of the operational amplifier used for the circuit but—as we show in this paper—it is not related to the distortion produced by the pseudoresistors at low frequencies. To our best knowledge, there has been no multichannel AC-coupled neural amplifier described in the literature with low distortion (~1% THD or less) reported consistently for the complete range of frequencies of extracellular neuronal signals.

In this paper we discuss an improved tunable AC-coupling architecture for CMOS neural amplifiers, based on pseudoresistors built from transistors working with fixed gate-source voltage, which yields low-distortion (~1%) for input signals ranging from 1 Hz to 10 kHz and with amplitudes up to 10 mV<sub>pp</sub>. Based on numerical simulations we describe in detail the mechanism of nonlinear distortion generation and scaling of the THD with the amplifier gain, the cutoff frequency setting, and sizing of the feedback transistors and input capacitors. We also discuss the impact of the AC coupling circuit parameters on the noise performance of the recording system and the noise-distortion design trade-off. Finally, we present results of post-layout simulations of an area-efficient neural preamplifier in an 180 nm PD-SOI technology for verification of the proposed AC coupling architecture at the level of complete integrated circuit.

#### 2. Materials and Methods

The work reported here is based on numerical simulations performed in Cadence Virtuoso 6.1.6 (Cadence Design Systems, San Jose, CA, USA). The design has been implemented in an 180 nm PD-SOI technology from XFAB (X-FAB Semiconductor Foundries GmbH, Erfurt, Germany) and all simulations have been performed for the selected technology. Also, for comparison of the key circuit parameters simulations have been performed for other processes (65 and 350 nm). The data analysis and visualization were done using MATLAB (MathWorks, Natick, MA, USA).

## 2.1. Circuits Used for Simulations

To identify the dominant sources of noise and distortion in the circuit and to optimize the design of the proposed amplifier, the analysis of the circuit has been performed in four stages: (a) using a schematic based on ideal passive components (resistor and capacitors) and an ideal differential amplifier, (b) using a transistor level models for the pseudoresistor and an ideal differential amplifier, (c) adding a transistor level models for the amplifier, and (d) using the post layout extracted circuit including parasitic components.

For the analysis of noise contribution of the AC-coupling circuit (Section 4) we used a simplified version of the schematic presented in Figure 1a, with the pseudoresistors replaced by ideal resistors. This allowed us to analyze the thermal noise of resistors  $R_{fa}$ and  $R_{fb}$  separately from other noise sources of the pseudoresistors—like the flicker noisewhich could be dependent on technology and sizing of pseudoresistors. For all the other simulations of noise and nonlinear distortion discussed in the paper, the pseudoresistors built from PMOS transistors were used.

For the analysis of nonlinear distortion and noise introduced by the pseudoresistors (Sections 3 and 4) we used the schematic shown in Figure 1a, with ideal operational amplifier. This allowed us to analyze signal distortions introduced by the pseudoresistor independently of distortions caused by the operational amplifier. The open-loop gain of the operational amplifier was set to 100 dB; increasing the gain beyond this value did not affect the simulation results.

For simulations discussed in Section 6 we used the operational amplifier designed in 180 nm PD-SOI technology. The analysis of nonlinear distortion was based on circuits extracted from the chip layout. For the Monte Carlo simulations, we combined post-layout extracted circuits of a single channel with schematics of all the off-channel circuits to reduce the computational cost of simulations. We confirmed that results of such simulations for nominal circuits (without Monte Carlo sampling) were undiscernible from simulations based on chip-scale extracted circuits.

## 2.2. Methodology of I-V Characteristics Analysis

To characterize linearity of the I-V characteristics of pseudoresistors (Section 3.1) we performed DC simulations. One terminal (named *V*- in Figure 1c,d) of the pseudoresistor was grounded, and the other terminal (named  $V_{out}$  in Figure 1c,d) was connected to varying voltage. Both polarities of the changing voltage were analyzed. For the variable- $V_{gs}$  configuration the gates of both transistors were shorted and connected to voltage fixed at a constant value with respect to ground. For the fixed- $V_{gs}$  configuration the gate-source voltage sources as shown in Figure 1d.

## 2.3. Methodology of THD Analysis

All the analyses of the nonlinear distortion of the AC-coupled amplifier were based on transient simulations. We routinely analyzed the THD as a function of the input signal frequency. We ran the simulation separately for every frequency of the input signal within the frequency range of interest. For each simulation the input signal was a stationary sinewave. The THD numbers were calculated offline by taking rms value of the first five harmonics.

We used 15 frequencies points per decade for majority of the performed analyses of THD. For the Monte Carlo analyses we used 5 frequencies points per decade. Initial analyses of distortion (Section 3.2) and final verification of the preamplifier (Section 6) were performed in a wide frequency range (0.1 Hz–10 kHz). For detailed discussion of the distortion introduced by the pseudoresistors we present the results limited to frequency range 0.1–10 Hz where these distortions are most prominent. For plots combining the THD and noise characteristics we use range 0.1–100 Hz to show critical features of all these curves. For plots of the THD we used a piecewise cubic hermite interpolating polynomial (PCHIP) interpolation [33].

With exception of the initial analysis presented in Section 3.2, we used signal amplitude of 10 mV<sub>pp</sub> for all the simulations of nonlinear distortion. This is the worst case scenario from the distortion point of view, as this is the largest realistic amplitude of the input signal, and the THD values for the analyzed circuit consistently increase with the signal amplitude (Section 3). We note that in experimental practice the recorded signals may have lower amplitudes, in particular at high frequencies. However, the goal of this study is to propose the circuit architecture that is relevant for high-fidelity recording of a complete range of neuronal signals, including large-amplitude voltage oscillations.

## 2.4. Methododology of Noise Analysis

The analysis of the equivalent input noise of the AC-coupled amplifier were based on noise simulations. We routinely analyzed the output-referred noise spectrum and amplifier's closed loop gain as a function of the input signal frequency. The input referred noise was integrated within three ranges: from 1 to 300 Hz (LFP range), from 300 Hz to 10 kHz (AP range) and from 1 Hz to 10 kHz (full range).

#### 3. Amplifier Architecture and Sources of Nonlinear Distortion

#### 3.1. DC Analysis of Linearity of Pseudoresistors

As discussed in Section 1, one critical problem with tunable AC-coupled neural amplifier designs in CMOS technology (shown in Figure 1c) is the poor linearity of the pseudoresistors. The main reason for this poor linearity is the variability of the gate-source voltage of the transistors forming pseudoresistors when AC signal is amplified by the circuit. We compared linearity of the I-V characteristics for two configurations of pseudoresistor: a standard configuration based on two PMOS transistors in symmetric configuration (Figure 1c) and alternative configuration with transistors working with fixed- $V_{gs}$  voltage (Figure 1d) using DC simulations. All the transistors had identical dimensions ( $W/L = 1 \ \mu m/40 \ \mu m$ ). The small-signal resistances for both pseudoresistors were identical.

Figure 2a shows the I-V characteristics and Figure 2b shows the incremental resistance values for both solutions. The linearity of the fixed- $V_{gs}$  configuration is much better and particularly good within  $\pm 100$  mV range of voltage across the resistor. We therefore propose to use the fixed- $V_{gs}$  configuration for the low-distortion amplifier design. We note that such a circuit can be practically realized by including only a single resistor to the amplifier circuit (and additional off-channel circuitry that can be shared by multiple channels), and the required value of this resistor (several hundred of k $\Omega$ ) means it can be realized in typical CMOS process with small and perfectly linear polysilicon resistor. The complete design of such circuit is presented in Section 6.



**Figure 2.** (a) Simulated current-voltage relationship for variable- $V_{gs}$  and symmetric fixed- $V_{gs}$  pseudoresistors (b) Incremental resistance for both implementations.

Having in mind that the designed circuit aims at low-distortion recording of signals up to 10 mV<sub>pp</sub>, we propose to take advantage of very good linearity of the fixed- $V_{gs}$  pseudoresistor in the ±100 mV range of the output voltage and to set the amplifier gain value K = 20 V/V. We use this value as the nominal gain setting for the following sections, although we analyze impact of the gain on the noise performance (in Section 4) and on distortion (in Section 5). To achieve the required gain of the complete recording circuit (~100) we plan to use a second amplification stage following the presented preamplifier. The second stage can be DC coupled to the output of the preamplifier to avoid additional

nonlinearity. The contributions of the second amplifier stage to both noise and distortion of the recording circuit would be much lower than that of the preamplifier and are not analyzed in this paper.

## 3.2. THD-vs-Frequency Characteristics of AC-Coupled Amplifier with Tunable Cutoff Frequency

It is expected that the large difference in the linearity of the I-V characteristics for the variable- $V_{gs}$  and fixed- $V_{gs}$  pseudoresistor configurations is reflected in the nonlinear distortions of the complete AC-coupled amplifier processing an AC signal. In particular, one can suspect that highly nonlinear I-V characteristic for the variable- $V_{gs}$  pseudoresistor configuration should result in very high distortion, making this configuration impractical for amplification of signals up to 10 mV<sub>pp</sub>. To evaluate these effects, we used Spectre transient simulations (Cadence Design Systems, San Jose, CA, UAS) to find the THD-vs-frequency curves for the AC-coupled amplifier (Figure 1a) using the standard tunable and improved tunable pseudoresistor configurations (Figure 1c,d, respectively). The operational amplifier and capacitors  $C_{in}$  and  $C_f$  used in these simulations are ideal elements, therefore the only source of nonlinearity is the pseudoresistor in the feedback loop. Transistor models for 180 nm PD-SOI technology were used for the pseudoresistor.

The results are presented in Figure 3. We present the THD values in the range limited to 3%—we assume that higher THD values disqualify given curve from further analysis, so the corresponding fragments of the THD curves are not shown to avoid confusion. The THD values for the variable- $V_{gs}$  pseudoresistor configuration almost reach the 3% threshold already for 1 mV<sub>pp</sub> signal amplitude (Figure 3a). The shapes of the THD curves for this configuration exhibit a single maximum nearby cutoff frequency of the AC-coupling circuit. This is easily explained by the increase of the I-V curve nonlinearity for larger voltage drop across the resistor (Figure 2). On one hand, for frequencies below the cutoff frequency of the AC-coupling circuit the signal amplification is reduced which implies lower THD values. On the other hand, for signal frequencies much above the cutoff frequency the impedance in the feedback loop is dominated by the  $C_{fa}$ , therefore the THD values are also lower than for frequencies closer to the cutoff frequency. Combination of these two effects results in the single-maximum shape of the THD curve. The overall increase of distortion for larger signal amplitudes (Figure 3a) is also an expected consequence of highly nonlinear I-V characteristic for large voltages (Figure 2).



**Figure 3.** Simulated THD vs. signal frequency for AC-coupled neural amplifier (with 1 Hz cutoff frequency) and for various input signal amplitudes: (**a**) using the variable- $V_{gs}$  pseudoresistor (**b**) using the symmetric fixed- $V_{gs}$  pseudoresistor.

We note that although these results clearly show that the variable- $V_{gs}$  pseudoresistor configuration is not compatible with design requirements for the neural amplifier considered in this paper (signal amplitudes with frequencies down to 1 Hz and amplitudes up to 10 mV<sub>pp</sub>) it may be a reasonable option for different applications. For example, if the recording of low-frequency LFPs is not critical, the cutoff frequency of the AC-coupling circuit can be increased. Since the LFPs amplitude follows, in general, the 1/*f* dependence [19] the signal amplitude in the critical frequency range—that is, close to the cutoff frequency—would be lower than 10 mV and could be amplified with low distortion.

Another potential application is in experiments performed in-vitro, where signals from slices of neural tissue or dissociated neuronal cultures are acquired. As the LFPs produced by such neuronal populations have much lower amplitudes than that observed in the in-vivo measurements, the variable- $V_{gs}$  configuration could be a sensible option for the pseudoresistor design. In fact, several designs of CMOS neural amplifiers with variable- $V_{gs}$  pseudoresistors were reported in the literature [16,34,35] (the details of the pseudoresistor configurations differ between specific designs and the linearity performance may also vary to some degree). That said, for the design requirements considered here, the performance of this configuration with respect to nonlinear distortions is not acceptable.

The levels of THD for the fixed- $V_{gs}$  configuration of the pseuderesistor are significantly lower than for the standard pseudoresistor, especially in the low frequency range around the cutoff frequency (Figure 3). This is expected considering improved linearity of the I-V characteristic for this configuration (compare Figure 2). However, the THD vs. frequency curves for this configuration show particular profiles with two local maxima, which are clearly separated for the highest input signal level of 10 mV<sub>pp</sub>. To explain this shape one must consider additional source of nonlinearity in the circuit, associated with the gate capacitances of the transistors comprising the pseudoresistors.

#### 3.3. Impact of Capacitive Gate Currents of Pseudoresistors on THD

A simplified model of the feedback loop for the fixed- $V_{gs}$  pseudoresistor is shown in Figure 4a. Since the transistors are biased in the deep subthreshold region the gate capacitances are practically equal to the gate-bulk capacitances. These capacitances are not perfectly linear and depend on the  $V_{gb}$  voltage. The AC current  $I_{gb}$  is present in both transistor B (current flow between the output of the amplifier and the common bulk of both transistors) and transistor A (current flow between the common bulk and the external voltage source  $V_{gs1}$ —Figure 4a). We note that if the gate-bulk currents were identical for both transistors, all the AC current flowing from the output of the amplifier to the gate of transistor B would go to the external voltage source  $V_{gs1}$ . This would be equivalent to additional capacitive load of the amplifier output with no impact on the impedance of the feedback loop, therefore, no impact on THD. However, closer examination of the simulation results shows that the effect is more complex.

In order to confirm that the gate capacitances indeed contribute significantly to the impedance of the feedback loop we show in Figure 4 the results of transient simulations for a sinewave signal of 2.5 Hz for three different sizes of transistors composing the pseudoresistor. The cutoff frequency for each size of transistors was set at 1 Hz by tuning of the  $V_{gs}$  value. The plots show the output voltage, the drain-source currents and the gate-bulk currents for transistors A and B. As expected, the gate currents scale linearly with the gate area. The current is driven by the AC component of the gate-bulk voltage, which is equal to  $V_{b}-V_{ref}$  for transistor A and  $V_{out}-V_{b}$  for transistor B. Since the  $C_{gb}$  also changes with  $V_{gb}$ , the  $I_{gb}$  is not linear function of  $V_{gb}$  and it must include harmonics of the base frequency of the signal. As visible in Figure 4 the harmonics for transistors A and B are similar in amplitudes but different in phase (Figure 4e,f), and the differential current  $I_{gbB}-I_{gbA}$  includes almost entirely the harmonic frequencies (with very low component of the base frequency—Figure 4g). It means that while the base frequency component of the  $I_{gbB}$  current flows in almost 100% through  $C_{gbB}$  and  $C_{gbA}$  to external voltage source  $V_{gs1}$ , the current path for the harmonic components of  $I_{gbB}$  closes via the drain-source

resistances of transistors A and B. As a result one should expect the increase of the THD values. This effect will be reduced for very low frequencies—where the gate currents become very small compared with drain-source currents—and for frequencies much above the cutoff frequency, where the feedback loop impedance becomes dominated by C<sub>f</sub>. For the amplitude of 10 mV<sub>pp</sub> the nonlinear gate currents result in second maximum in the THD curve located at ~2.5 Hz and become the dominating source of distortion. For smaller amplitudes these two maxima overlap.



**Figure 4.** Results of transient simulations for a sinewave signal of 2.5 Hz for three different sizes of transistors composing the pseudoresistor: (a) Design of the preamplifier with a model of the fixed- $V_{gs}$  pseudoresistor; (b) Output voltage; (c–f) Drain-source currents and the gate-bulk currents for transistors A and B; (g) Difference between gate-bulk currents for transistors A and B.

There are two additional issues with the results shown in Figure 3 that require separate comments. First, the nonlinear distortion generation due to AC gate currents, described above, must be also present in the standard variable- $V_{gs}$  pseudoresistor configuration (Figure 3a). However, with large distortion values caused by the I-V characteristic, this effect is simply too subtle to be visible in the THD plots. Second, the THD curves for the fixed- $V_{gs}$  pseudoresistor configuration show inversion of the THD vs. amplitude dependence at high frequencies—that is, the THD values decrease when signal amplitude increases. We note, however, that absolute values of the signal harmonics decrease for lower amplitudes. These values are in sub-microvolt range (when referred to the input) for signal amplitude 1 mV<sub>pp</sub>, and will be even lower for smaller signals. Therefore, the effect has no practical implications and is not analyzed in more details here.

### 3.4. Scaling of THD with Gate Area and Oxide Thickness of Transistors Forming Pseudoresistors

The contribution of gate current to the circuit distortion is expected to scale with the gate area of transistors A and B. Figure 5 shows the simulated THD value as a function of input signal frequency for various sizing of the transistors and large signal amplitude ( $10 \text{ mV}_{pp}$ ). As expected, the height of the second peak (at 2–3 Hz for different curves) scales with the product  $W \times L$ ; in contrast, the first peak is associated with the nonlinearity of the I-V curve (at ~0.3 Hz) scales with the transistor channel length. These observations may lead to a conclusion that reducing the gate area of transistors forming the pseudoresistor is a way for reduction of the THD. However, we note that excessive reduction of the gate areas may result in significant mismatch of transistors A and B and disturbed symmetry of I-V curve for positive and negative voltages. This would lead to increased THD values. For this reason, we accept the gate width  $W = 1 \mu m$  and length  $L = 40 \mu m$  for the following analyses.



**Figure 5.** Simulated THD versus signal frequency for the fixed- $V_{gs}$  circuit for different dimensions of the pseudoresistor. Signal amplitude: 10 mV<sub>pp</sub>.  $V_{gs}$  values were tuned for each simulation to get the same cutoff frequency (1 Hz).

Finally, the presented analysis suggests that the thickness of the gate oxide should also affect the circuit distortion. We performed simulations of the circuit shown in Figure 1a with fixed- $V_{gs}$  pseudoresistors designed in three different CMOS technologies (350, 180 and 65 nm), using the available thick-oxide transistors for the pseudoresistors. The sizes of transistors were identical in all simulations ( $W = 1 \mu m$ ,  $L = 40 \mu m$ ) and the  $V_{gs}$  values were tuned for each simulation to get the same cutoff frequency (1 Hz). The results are

shown in Figure 6. Consistently with the analysis presented above, transistors with larger oxide thickness (and proportionally lower gate-bulk capacitances) yield lower distortion related to gate-bulk currents. The 5 V transistors in two technologies (350 and 180 nm) result in virtually identical THD values above the cutoff frequency. Below the cutoff frequency, where THD value is determined by the nonlinearity of the I-V characteristic, the distortion does not correlate with the oxide thickness. Although the results suggest that technologies that provide higher voltage transistors (5 V) may be preferable, we note that the distortion also critically depends on the gate area. Since more advanced technologies offer in general improved transistor matching [36] it may be possible to use smaller transistors in more advanced nodes to compensate for lower oxide thickness. These aspects require further systematic studies. For this work, the 180 nm technology with 5 V transistors for pseudoresistor design was chosen.



**Figure 6.** Simulated THD versus signal frequency for the fixed- $V_{gs}$  circuit for different technologies. Signal amplitude: 10 mV<sub>pp</sub>.  $V_{gs}$  values were tuned for each simulation to get the same cutoff frequency (1 Hz).

# 4. Noise Contribution of the AC-Coupling Circuit

Since a neural amplifier must be capable of recording signals with amplitudes down to tens of  $\mu$ V with good SNR, noise performance is a critical aspect of the design [15]. In this context, the noise contribution of the resistive elements of the AC coupling circuit must be carefully analyzed.

The results presented in this section are based on simulations of circuit shown in Figure 1a, with ideal operational amplifier and ideal resistors. This way, the thermal noise of the resistors is analyzed in separation from other sources of noise associated with the pseudoresistors (like flicker noise) or with the operational amplifier. In the Section 5 we discuss noise and nonlinear distortion based on simulations taking advantage of pseudoresistor built from PMOS transistors.

We start with analyzing the noise contribution from the feedback resistor  $R_{fa}$  (compare Figure 1a). At this point we assume the non-inverting input is at virtual ground, therefore the noise measured across the  $R_{fa}$  is equivalent to the noise contribution of this resistor measured at the output of the circuit. The total rms voltage noise of this resistor is:

$$V_{ni,rms R_f} = \sqrt{\frac{kT}{C_{fa}}},\tag{1}$$

and is independent of the  $R_{fa}$  value and the cutoff frequency. However, this value comes from integration of power spectral density (PSD) curve from 0 to infinity. In order to quantify noise level in the defined frequency range, we need to look closer at the noise spectrum.

In Figure 7a we present the PSDs of the noise contributed by  $R_{fa}$ . The PSDs are shown at the amplifier output for various values of the cutoff frequency of the AC-coupling circuit. Although the tuning does not change the total rms noise, it shapes the noise spectrum. Therefore, the noise in the frequency range of interest can be reduced by shifting the cutoff frequency below this range; this is discussed in more detail later in this section.



**Figure 7.** Characteristics of the AC-coupling circuit thermal noise for different settings of the AC-coupling circuit cutoff frequency (**a**) output noise PSD from resistor  $R_{fa}$  (**b**) noise PSD of resistor  $R_{fb}$  measured across this resistor (**c**) AC gain of the circuit with respect to non-inverting input of the operational amplifier (**d**) PSD of the combined input-referred noise from both resistors  $R_{fa}$  and  $R_{fb}$ .

In order to explain the noise contribution of the resistor  $R_{fb}$ , we analyzed the PSD of its thermal noise (measured across the resistor itself) and the transmittance of the complete circuit with respect to signals that appear at the noninverting input of the operational amplifier U1 (compare Figure 1a). The plots are shown in Figure 7b,c. Since the resistor  $R_{fb}$ 

is shunted with large capacitance  $(C_{inb} + C_{fb})$  the PSD values for most of the frequency range are much lower than those shown in Figure 7a. On the other hand, the 1/f dependence is extended toward lower frequencies as the time constant has a large value of  $R_{fb} \times (C_{in} + C_{fb})$ . For extremely low frequencies (below 0.1 Hz) the PSD values of the curves shown in Figure 7a,b become identical. At the same time, the circuit transmittance for this noise is equal to 1 at the very low frequencies and equalizes at value  $(C_{ina} + C_{fa})/C_{fa}$  for higher frequencies. Multiplication of the respective curves shown in Figure 7b,c results in the output noise PSDs characteristics that are identical to that presented in Figure 7a. We conclude that the resistors  $R_{fa}$  and  $R_{fb}$  have identical impact on the noise performance of the circuit, both in terms of noise PSDs and the rms values.

The input-referred noise rms values calculated in 1 Hz–10 kHz frequency range are given in Table 1. One way to reduce the noise contribution of the AC-coupling circuit in specific frequency range is to set very low cutoff frequency. Some designs take advantage on this by shorting the gate and the source of the pseudoresistors, which leads to very large resistances of  $R_{fa}$  and  $R_{fb}$ . Such a solution will result in extremely low cutoff frequency in the range of tens of mHz or even lower and greatly reduced noise from feedback resistors above 1 Hz. Unfortunately, such filters do not remove the very slow and large-amplitude drifts of the electrode voltage from the signal, and this can lead to saturation of the recording amplifier. For this reason some users prefer circuits with tunable cutoff frequency which is set closer to the frequency range used for analyses, as discussed in the Introduction. Nevertheless, careful optimization of the filter time constant for specific experimental conditions may potentially be very useful in reducing the system noise.

| Characteristic<br>Parameters                       | $C_{in}, C_f[F]$                        | AC Gain—K [V/V] | Cutoff Frequency of<br>the AC-Coupling<br>Circuit [Hz] | Equivalent Input<br>Wide-Band Noise<br>[µV <sub>rms</sub> ] |
|----------------------------------------------------|-----------------------------------------|-----------------|--------------------------------------------------------|-------------------------------------------------------------|
| Variable cutoff<br>frequency (variable <i>Rf</i> ) | 4 p, 200 f<br>4 p, 200 f<br>4 p, 200 f  | 20<br>20<br>20  | 1.0<br>0.5<br>0.2                                      | 7.2<br>5.5<br>3.6                                           |
| Variable AC gain<br>(variable C <sub>f</sub> )     | 4 p, 200 f<br>4 p, 80 f<br>4 p, 40 f    | 20<br>50<br>100 | 1.0<br>1.0<br>1.0                                      | 7.2<br>4.6<br>3.2                                           |
| Variable design area<br>(variable capacitors)      | 4 p, 200 f<br>8 p, 400 f<br>12 p, 600 f | 20<br>20<br>20  | 1.0<br>1.0<br>1.0                                      | 7.2<br>5.1<br>4.2                                           |

**Table 1.** Input-referred noise rms for various parameters of the circuit. The rms values are calculated in 1 Hz–10 kHz frequency range. Assumptions:  $C_{ina} = C_{inb} = C_{in}$ ,  $C_{fa} = C_{fb} = C_{f}$ ,  $R_{fa} = R_{fb} = R_{f}$ .

The noise can be also reduced by decreasing the feedback capacitance  $C_{fa}$  and consequently increasing the preamplifier gain (Table 1). We speculate that for this reason virtually all the reported CMOS neural amplifiers use higher gain of the first amplification stage than the circuit proposed in this work. However, as increasing the gain results in higher voltage drop across the feedback resistor  $R_{fa}$ , it is expected that the side effect of such a solution will be higher signal distortion, particularly for large input signals. We provide more detailed discussion on distortion-vs-noise trade-off in Section 5.

Finally, an easy way to reduce the noise level is to increase the values of capacitors  $C_{ina}$ ,  $C_{inb}$ ,  $C_{fa}$  and  $C_{fb}$  (Table 1). Unfortunately, this comes at the price of circuit area. In reality, the total silicon area of many reported neural amplifiers is primarily defined by the capacitors—namely, both the input capacitors  $C_{ina}$  and  $C_{inb}$  (Figure 1). For design aiming for a compact amplifier footprint the capacitances must be kept as small as possible.

The analysis presented in this section and the noise values given in Table 1 lead to conclusion that the proposed design parameters ( $C_{ina} = C_{inb} = 4 \text{ pF}$ ,  $C_{fa} = C_{fb} = 200 \text{ fF}$ , K = 20) should allow for reasonably good noise performance, comparable with advanced multichannel neural amplifiers reported in the literature [10,28]. At the same time, the

moderate gain value K = 20 V/V should help keeping the level of distortion under control. We therefore accept these parameters as the starting point for the following detailed analysis of the circuit distortion.

## 5. Design for Low Distortion, Low Noise and Small Silicon Area

In Section 3 we described the mechanism of nonlinear distortion generation based on simulations of the circuit with nominal settings (K = 20 V/V,  $C_{in} = 4$  pF, cutoff frequency = 1 Hz). In this section we analyze how changing of these parameters affects the THD values and we discuss the distortion-noise trade-off. The results are based on simulations with an ideal operational amplifier so we can analyze distortion and noise introduced by the pseudoresistor decoupled from nonidealities of the operational amplifier itself. The pseudoresistors in these simulations are built from 5 V PMOS transistors ( $W/L = 1 \mu m/40 \mu m$ ). We note that the results of the noise analyses presented here may be slightly different than those presented in Section 4, where only the thermal noise from an ideal resistor was considered; however, the conclusions given in Section 4 are sufficient to explain qualitatively the results presented here.

Figure 8 shows the noise PSD and the THD as a function of input signal frequency for various values of  $C_{in}$  and  $C_f$  but at fixed ratio  $C_{in}/C_f = 20$ . Both the noise and distortion performance benefit from larger capacitors. Increasing the  $C_f$  determines proportional decrease of the feedback resistance if the time constant of the high-pass filter is not expected to change. Obviously, the total current in the feedback loop increases proportionally to the increase of capacitors. The same applies to current in capacitor  $C_{fa}$  as well as to the drain-source currents of transistors forming the pseudoresistor (the ratio of drain-source current to current in  $C_{fa}$  for given frequency does not change, since we assumed that the time constant did not change). At the same time the gate currents for transistors A and B (Figure 4a) do not change (as both the gate capacitances and the gate-to-bulk voltages for these transistors do not change). In consequence the influence of the current  $I_{gbB}-I_{gbA}$ on the drain-source currents is reduced and the second peak in THD curves decreases, according to analysis presented in Section 3.3. On the other hand, increasing of  $C_{fa}$  and  $C_{ina}$ results automatically in reduction of thermal noise across both resistors  $R_{fa}$  and  $R_{fb}$ .



**Figure 8.** THD as a function of input signal frequency and output noise PSD for various values of  $C_{in}$  and  $C_f$  with fixed ratio  $C_{in}/C_f$  = 20. Cutoff frequency is fixed at 1 Hz.

Figure 9 presents the dependence of THD and noise spectrum on the amplifier gain. For the three gain settings the  $C_{in}$  value was fixed at 4 pF and the  $C_f$  value was set to 200, 80 or 40 fF for the gain of 20, 50 and 100 V/V, respectively. On the other hand, larger gain results in significant increase of the distortion, for two reasons. First, increased gain results in larger amplitudes of  $V_{out}$ , for which the pseudoresistor linearity becomes much worse; this effect is visible in the DC I-V curves in Figure 2. Second, the distortion related to gate-bulk nonlinear currents are also expected to increase, since these currents increase accordingly with larger gate-bulk voltages, and the total current in the feedback loop remains the same (as  $C_{in}$  does not change). The end result is that the ratio of  $I_{gbB}$ – $I_{gbA}$  current to the drain-source currents is higher, and so are the THD values. On the other hand, since the noise rms is inversely proportional to the square-root of  $C_f$  and the gain is inversely proportional to  $C_f$ , the input-referred noise from the feedback resistor is lower if  $C_f$  is reduced. We conclude that for designs with strict limits on the silicon area, when  $C_{in}$  must be kept small, the gain of the preamplifier should be optimized for specific application in order to get the best compromise between noise and distortion values.



**Figure 9.** THD as a function of input signal frequency and output noise PSD for various values of K and  $C_f$ .  $C_{in}$  value is fixed at 4 pF and cutoff frequency is fixed at 1 Hz.

Tunable AC coupling circuit provides the opportunity to shape the spectrum of noise and distortion. One can shift the maxima of the THD curve out of the frequency range of interest by lowering the cutoff frequency (Figure 10). However, the low frequency signal components can still generate harmonics leaking into higher frequency range and can modulate higher-frequency signals due to circuit nonlinearities. It is therefore difficult to analyze the profit of the cutoff frequency decrease on the output signal distortion without knowing the spectrum of the input signal, and in particular, the power of very slow (outof-band) oscillations of the electrode voltage. The positive effect of lowering the cutoff frequency on the noise measured above 1 Hz is straightforward, as shown in Figure 10.



**Figure 10.** THD as a function of input signal frequency and output noise PSD for various values of the cutoff frequency with  $C_{in} = 4 \text{ pF}$  and  $C_f = 200 \text{ fF}$  (K = 20 V/V).

## 6. Complete Preamplifier Design

In order to verify results of our analyses in practical circuit we designed a complete neural preamplifier based on the AC coupling architecture discussed above. Figure 11a presents the block diagram of the preamplifier. We note that the  $V_{gs}$  voltage that tunes the feedback resistance is generated differently for transistors A and B. Since the source of transistor A is at virtual ground, the gate potential of transistor A can be generated off-channel and shared between all the channels of the ASIC.



**Figure 11.** Design of the preamplifier: (a) Fixed- $V_{gs}$  AC-coupling architecture using polysilicon resistors; (b) Design of the preamplifier with integrated polysilicon resistor; (c) Design of preamplifier for the test chip.

The gate potential of transistor B must be shifted by a constant value ( $V_{gs}$ ) from the output voltage of the amplifier. This can be easily realized by integrating a single resistor

into the amplifier, as shown in Figure 11b, and taking advantage of the bias current of transistor M2 to generate the  $V_{gs}$ . The required  $V_{gs}$  values are on the order of 250–400 mV (see below) so assuming the bias current of ~1 µA, the value of resistor R must be in the range of several hundreds of k $\Omega$ . Such values can be easily realized using a polysilicon resistors that typically have resistivity of a few k $\Omega$  per square (6.6 k $\Omega$  per square in case of process used in this work). Due to excellent linearity and matching properties of the polysilicon resistors, the proposed method for generation of  $V_{gs}$  value may be preferable to alternative solutions based on transistor-based voltage shifter [31]. Although tuning of the feedback resistance requires changing of the bias current which affects the thermal noise of the preamplifier (contributed mostly by transistors M<sub>3</sub> and M<sub>4</sub> in Figure 11b), this effect is negligible. The cutoff frequency scales exponentially with  $V_{gs}$  and can be shifted by an order of magnitude from its nominal value (1 Hz) with changing the bias current by ~25%. This results in a change of the thermal noise of transistors M<sub>3</sub> and M<sub>4</sub> by only ~12%.

For the design of the test integrated circuit we decoupled the controls of bias current and cutoff frequency, as shown in Figure 11c. This will allow us to measure the noise contribution of the amplifier as a function of bias current without changing the cutoff frequency. The current flowing through the polysilicon resistor is generated by cascode current sources. We used the resistor of 1 M $\Omega$  and the current of 315 nA is necessary to set the cutoff frequency to 1 Hz. For the design of the preamplifier we used the telescopic cascode architecture. Because the amplifier is designed for bidirectional neural interfaces with electrical stimulation capability, we plan to use relatively high supply voltage (3.0–3.6 V) for which the telescopic cascode architecture offers the best noise/power performance [37] and provides enough voltage headroom for the  $\pm 200 \text{ mV}_{pp}$  ac voltage swing. The supply voltage for the simulations was set at  $\pm 1.8$  V with respect to ground.

Figure 12 shows the layout of the test integrated circuit. The chip includes 14 identical channels. Each channel includes eight versions of the preamplifier differentiated by the sizing of the pseudoresistors (four versions with *W/L* respectively: 2  $\mu$ m/40  $\mu$ m, 1  $\mu$ m/40  $\mu$ m, 2  $\mu$ m/20  $\mu$ m, 1  $\mu$ m/20  $\mu$ m) and capacitors  $C_{in}/C_f$  (two versions: 4 pF/200 fF and 8 pF/400 fF). The design of the operational amplifier is identical for all 8 versions. The bias current and  $V_{gs}$  are controlled externally. The design was submitted to fabrication and the detailed measurements report will be published separately.



**Figure 12.** (a) Layout of the test integrated curcuit; (b) Layout of the preamplifier for the test chip. The elements inside the orange rectangle include the cascode transistors ( $M_P$ ,  $M_{PC}$ ,  $M_{NC}$ ,  $M_N$ —compare with Figure 11c) and an output buffer; these blocks will not be included in the final preamplifier design shown in Figure 11b. The layout of the preamplifier is 118 µm × 60 µm (77 µm × 60 µm for the final design).

The results of noise simulations are presented in Figure 13 and Table 2. The total noise is dominated by the pseudoresistors in the LFP range (1–300 Hz) and by the preamplifier noise in the AP range (300 Hz–10 kHz). For both frequency ranges the noise on the order of 6  $\mu$ V<sub>rms</sub> is achievable. The results of post-layout simulations are perfectly consistent with simulations based on the schematics.



Figure 13. Output noise PSD for pseudoresistors and operational amplifier.

**Table 2.** Equivalent input noise  $[\mu V_{rms}]$ . For each bias current and cutoff frequency the noise is shown for two frequency ranges: 1–300 Hz and 300 Hz–10 kHz.

| Cutoff Frequency of the    | Total Bias Current |             |             |  |
|----------------------------|--------------------|-------------|-------------|--|
| <b>AC-Coupling Circuit</b> | 2 μΑ               | 4 μΑ        | 6 μΑ        |  |
| 1.0 Hz                     | 9.16   6.18        | 9.03   4.6  | 9.02   3.93 |  |
| 0.5 Hz                     | 7.49   6.15        | 7.29   4.57 | 7.26   3.90 |  |
| 0.2 Hz                     | 5.66   6.13        | 5.44   4.55 | 5.41   3.87 |  |

In Figure 14 we compare the post-layout simulations of the THD-vs-frequency characteristic of the circuit presented in Figure 11c with schematic-based simulations of the circuit based on an ideal operational amplifier (discussed in the previous sections). The post-layout results show slightly higher THD peak at around 2.5 Hz (1.17% vs. 1.01%); otherwise the two graphs are very similar. Finally in Figure 15 we present the results of post-layout Monte Carlo simulations of the THD curves. The transistors mismatch leads to slight increase of THD below the cutoff frequency, which is associated with perturbed symmetry of the I-V curve for positive and negative voltages. However, the peak at ~2.5 Hz that is responsible for the global maximum of the THD characteristic, is not affected by the mismatch.



**Figure 14.** Simulated THD versus signal frequency for the complete AC-coupled preamplifier. Signal amplitude: 10 mV<sub>pp</sub>, cutoff frequency 1 Hz.



**Figure 15.** Results of Monte Carlo simulations of complete AC-coupled preamplifier: (**a**) Spread of the cutoff frequency; (**b**) Spread of the THD versus signal frequency characteristics.

The parameters of the test ASIC are given in Table 3. The results suggest that the proposed circuit should be capable of providing the low-distortion amplification of full range of neuronal signals, with competitive noise and power figures and very small design area. However, small corrections of the preamplifier gain and/or absolute values of capacitors  $C_{in}$  and  $C_f$  may be necessary to meet the goal of <1% THD value for large signal amplitudes (10 mV<sub>pp</sub>) and across complete range of signal frequencies. These considerations will be concluded based on detailed measurements of the test chip.

| Parameters                              | Values                 |  |
|-----------------------------------------|------------------------|--|
| Open loop gain                          | 89.5 dB                |  |
| AC gain                                 | 25.9 dB                |  |
| Total bias current                      | 2 μΑ                   |  |
| Power dissipation per channel           | 7.2 μW                 |  |
| Equivalent input noise in the LFP range | $5.66 \ \mu V_{rms}$   |  |
| Equivalent input noise in the AP range  | 6.13 μV <sub>rms</sub> |  |
| Equivalent input wide-band noise        | $8.34 \ \mu V_{rms}$   |  |
| NEF                                     | 4.55                   |  |
| Area single amplifier prototype         | 0.0071 mm <sup>2</sup> |  |
| Area single amplifier simplified        | 0.0046 mm <sup>2</sup> |  |

Table 3. Parameter of the amplifier based on post-layout simulations. Cutoff frequency was set at 0.2 Hz.

### 7. Conclusions

In this article we present an improved AC-coupled CMOS neural amplifier that operates with low nonlinear distortion over wide range of signal frequencies (1 Hz–10 kHz) and amplitudes (up to 10 mV<sub>pp</sub>). Since in the proposed circuit pseudoresistors that control the time constant of AC-coupling circuit work with fixed  $V_{gs}$  voltages, the linearity of the resistance is improved and the THD values are greatly reduced. The proposed solution requires adding of only a single compact polysilicon resistor to the preamplifier schematic. We describe the origins of nonlinear distortion and analyze the THD as a function of signal frequency and amplitude. We also analyze the impact of basic amplifier parameters (silicon area, gain and cutoff frequency) on the distortion and noise performance of the circuit. Post-layout simulations confirm that the proposed preamplifier is suitable for recording the full spectrum of electrophysiological signals with low distortion (THD < 1.17%) and competitive noise performance (~8.3  $\mu$ V<sub>rms</sub>). Compared with the standard solution using the AC-coupling circuit with variable  $V_{gs}$ , the circuit described here provides reduction of the THD values at low frequencies and large amplitudes by more than one order of magnitude. High-fidelity signal amplification and very compact footprint of the preamplifier (0.0046 mm<sup>2</sup>) make the design relevant for the future CMOS-based very large scale neuroelectronic interfaces.

**Author Contributions:** Conceptualization, P.H.; methodology, P.H. and W.D.; simulations, B.T.-J.; data analysis, B.T.-J., P.H. and W.D.; schematic design, B.T.-J. and P.H.; layout design, B.T.-J.; writing—original draft preparation, P.H. and B.T.-J.; writing—review & editing, W.D. and P.H.; visualization, B.T.-J. and P.H.; supervision, P.H.; project administration, W.D.; funding acquisition, P.H. and W.D. All authors have read and agreed to the published version of the manuscript.

**Funding:** This work was supported by Polish National Science Centre grant DEC-2013/10/M/NZ4/ 00268 (PH). B.T.-J. has been partly supported by the EU Project POWR.03.02.00-00-I004/16.

Institutional Review Board Statement: Not applicable.

Informed Consent Statement: Not applicable.

Data Availability Statement: Not applicable.

Acknowledgments: We thank Tomasz Fiutowski for his technical support.

Conflicts of Interest: The authors declare no conflict of interest.

# References

- 1. Beggs, J.M.; Plenz, D. Neuronal avalanches in neocortical circuits. J. Neurosci. 2003, 23, 11167–11177. [CrossRef] [PubMed]
- Pillow, J.W.; Shlens, J.; Paninski, L.; Sher, A.; Litke, A.M.; Chichilnisky, E.J.; Simoncelli, E.P. Spatio-temporal correlations and visual signalling in a complete neuronal population. *Nature* 2008, 454, 995–999. [CrossRef] [PubMed]
- Buzsáki, G.; Stark, E.; Berényi, A.; Khodagholy, D.; Kipke, D.R.; Yoon, E.; Wise, K.D. Tools for probing local circuits: High-density silicon probes combined with optogenetics. *Neuron* 2015, *86*, 92–105. [CrossRef] [PubMed]
- Obien, M.E.J.; Deligkaris, K.; Bullmann, T.; Bakkum, D.J.; Frey, U. Revealing neuronal function through microelectrode array recordings. *Front. Neurosci.* 2015, *8*, 423. [CrossRef] [PubMed]

- 5. Lebedev, M.A.; Nicolelis, M.A.L. Brain-machine interfaces: From basic science to neuroprostheses and neurorehabilitation. *Physiol. Rev.* 2017, *97*, 767–837. [CrossRef] [PubMed]
- 6. Hochberg, L.R.; Bacher, D.; Jarosiewicz, B.; Masse, N.Y.; Simeral, J.D.; Vogel, J.; Haddadin, S.; Liu, J.; Cash, S.S.; Van Der Smagt, P.; et al. Reach and grasp by people with tetraplegia using a neurally controlled robotic arm. *Nature* **2012**, *485*, 372–375. [CrossRef]
- Gilja, V.; Nuyujukian, P.; Chestek, C.A.; Cunningham, J.P.; Yu, B.M.; Fan, J.M.; Churchland, M.M.; Kaufman, M.T.; Kao, J.C.; Ryu, S.I.; et al. A high-performance neural prosthesis enabled by control algorithm design. *Nat. Neurosci.* 2012, *15*, 1752–1757. [CrossRef]
- 8. Jun, J.J.; Steinmetz, N.A.; Siegle, J.H.; Denman, D.J.; Bauza, M.; Barbarits, B.; Lee, A.K.; Anastassiou, C.A.; Andrei, A.; Aydin, Ç.; et al. Fully integrated silicon probes for high-density recording of neural activity. *Nature* **2017**, *551*, 232–236. [CrossRef]
- 9. Siegle, J.H.; Jia, X.; Durand, S.; Gale, S.; Bennett, C.; Graddis, N.; Heller, G.; Ramirez, T.K.; Choi, H.; Luviano, J.A.; et al. Survey of spiking in the mouse visual system reveals functional hierarchy. *Nature* 2021, 592, 86–92. [CrossRef]
- 10. Sahasrabuddhe, K.; Khan, A.A.; Singh, A.P.; Stern, T.M.; Ng, Y.; Tadić, A.; Orel, P.; LaReau, C.; Pouzzner, D.; Nishimura, K.; et al. The argo: A high channel count recording system for neural recording in vivo. *J. Neural Eng.* **2020**, *18*, 015002. [CrossRef]
- 11. Musk, E. An integrated brain-machine interface platform with thousands of channels. J. Med. Internet Res. 2019, 21, e16194. [CrossRef] [PubMed]
- Stuart, G.; Schiller, J.; Sakmann, B. Action potential initiation and propagation in rat neocortical pyramidal neurons. *J. Physiol.* 1997, 505, 617–632. [CrossRef] [PubMed]
- Buzsáki, G.; Anastassiou, C.A.; Koch, C. The origin of extracellular fields and currents-eeg, ecog, lfp and spikes. *Nat. Rev. Neurosci.* 2012, 13, 407–420. [CrossRef] [PubMed]
- 14. Gao, H.; Walker, R.M.; Nuyujukian, P.; Makinwa, K.A.A.; Shenoy, K.V.; Murmann, B.; Meng, T.H. HermesE: A 96-channel full data rate direct neural interface in 0.13 Mm CMOS. *IEEE J. Solid-State Circuits* **2012**, *47*, 1043–1055. [CrossRef]
- 15. Harrison, R.R.; Charles, C. A low-power low-noise CMOS amplifier for neural recording applications. *IEEE J. Solid-State Circuits* **2003**, *38*, 958–965. [CrossRef]
- 16. Shahrokhi, F.; Abdelhalim, K.; Serletis, D.; Carlen, P.L.; Genov, R. The 128-channel fully differential digital integrated neural recording and stimulation interface. *IEEE Trans. Biomed. Circuits Syst.* **2010**, *4*, 149–161. [CrossRef] [PubMed]
- 17. Kmon, P.; Gryboś, P. Energy efficient low-noise multichannel neural amplifier in submicron CMOS process. *IEEE Trans. Circuits Syst. I Regul. Pap.* **2013**, *60*, 1764–1775. [CrossRef]
- Yang, T.; Holleman, J. An ultralow-power low-noise CMOS biopotential amplifier for neural recording. *IEEE Trans. Circuits Syst. II Express Briefs* 2015, 62, 927–931. [CrossRef]
- 19. Buzsáki, G.; Draguhn, A. Neuronal oscillations in cortical networks. Science 2004, 304, 1926–1929. [CrossRef]
- Dabrowski, W.; Grybos, P.; Litke, A.M. A low noise multichannel integrated circuit for recording neuronal signals using microelectrode arrays. *Biosens. Bioelectron.* 2004, 19, 749–761. [CrossRef]
- 21. Chandrakumar, H.; Markovic, D. A high dynamic-range neural recording chopper amplifier for simultaneous neural recording and stimulation. *IEEE J. Solid-State Circuits* 2017, 52, 645–656. [CrossRef]
- 22. Sharma, K.; Sharma, R. Design considerations for effective neural signal sensing and amplification: A review. *Biomed. Phys. Eng. Express* **2019**, *5*. [CrossRef]
- 23. Enz, C.C.; Temes, G.C. Circuit techniques for reducing the effects of op-amp imperfections: Autozeroing, correlated double sampling, and chopper stabilization. *Proc. IEEE* **1996**, *84*, 1584–1614. [CrossRef]
- 24. Gosselin, B.; Ayoub, A.E.; Roy, J.F.; Sawan, M.; Lepore, F.; Chaudhuri, A.; Guitton, D. A mixed-signal multichip neural recording interface with bandwidth reduction. *IEEE Trans. Biomed. Circuits Syst.* **2009**, *3*, 129–141. [CrossRef] [PubMed]
- 25. Bagheri, A.; Salam, M.T.; Velazquez, J.L.P.; Genov, R. Low-frequency noise and offset rejection in dc-coupled neural amplifiers: A review and digitally-assisted design tutorial. *IEEE Trans. Biomed. Circuits Syst.* 2017, *11*, 161–176. [CrossRef] [PubMed]
- 26. Uran, A.; Leblebici, Y.; Emami, A.; Cevher, V. An ac-coupled wideband neural recording front-end with Sub-1 Mm2×fj/Conv-step efficiency and 0.97 Nef. *IEEE Solid-State Circuits Lett.* **2020**, *3*, 258–261. [CrossRef]
- Kim, S.J.; Han, S.H.; Cha, J.H.; Liu, L.; Yao, L.; Gao, Y.; Je, M. A Sub-μW/Ch analog front-end for delta -neural recording with spike-driven data compression. *IEEE Trans. Biomed. Circuits Syst.* 2019, 13, 1–14. [CrossRef] [PubMed]
- 28. Mora Lopez, C.; Putzeys, J.; Raducanu, B.C.; Ballini, M.; Wang, S.; Andrei, A.; Rochus, V.; Vandebriel, R.; Severi, S.; Van Hoof, C.; et al. A neural probe with up to 966 electrodes and up to 384 configurable channels in 0.13 μm SOI CMOS. *IEEE Trans. Biomed. Circuits Syst.* 2017, 11, 510–522. [CrossRef] [PubMed]
- 29. Zhang, M.; Tang, Z.; Liu, X.; Van der Spiegel, J. Electronic neural interfaces. Nat. Electron. 2020, 3, 191–200. [CrossRef]
- 30. Noshahr, F.H.; Nabavi, M.; Sawan, M. Multi-channel neural recording implants: A review. Sensors 2020, 20, 904. [CrossRef]
- Kassiri, H.; Abdelhalim, K.; Genov, R. low-distortion super-gohm subthreshold-mos resistors for cmos neural amplifiers. In Proceedings of the 2013 IEEE Biomedical Circuits and Systems Conference (BioCAS 2013), Rotterdam, The Netherlands, 31 October–2 November 2013; pp. 270–273. [CrossRef]
- 32. Abdelhalim, K.; Jafari, H.M.; Kokarovtseva, L.; Velazquez, J.L.P.; Genov, R. 64-channel uwb wireless neural vector analyzer soc with a closed-loop phase synchrony-triggered neurostimulator. *IEEE J. Solid-State Circuits* **2013**, *48*, 2494–2510. [CrossRef]
- Piecewise Cubic Hermite Interpolating Polynomial (PCHIP)—MATLAB Pchip. Available online: https://www.mathworks.com/ help/matlab/ref/pchip.html (accessed on 27 February 2021).

- 34. Han, D.; Zheng, Y.; Rajkumar, R.; Dawe, G.S.; Je, M. A 0.45 v 100-channel neural-recording IC with Sub-MW/Channel consumption in 0.18 μ CMOS. *IEEE Trans. Biomed. Circuits Syst.* **2013**, *7*, 735–746. [CrossRef] [PubMed]
- 35. Tran, L.; Cha, H.K. An ultra-low-power neural signal acquisition analog front-end IC. Microelectron. J. 2021, 107, 104950. [CrossRef]
- 36. Lewyn, L.L.; Ytterdal, T.; Wulff, C.; Martin, K. Analog circuit design in nanoscale CMOS technologies. *Proc. IEEE* 2009, 97, 1687–1714. [CrossRef]
- 37. Ng, K.A.; Greenwald, E.; Xu, Y.P.; Thakor, N.V. Implantable neurotechnologies: A Review of integrated circuit neural amplifiers. *Med. Biol. Eng. Comput.* **2016**, *54*, 45–62. [CrossRef]