Next Article in Journal
Possibility of a Portable Power Generator Using Dielectric Elastomers and a Charging System for Secondary Batteries
Previous Article in Journal
Optimization Research on Burner Arrangement of Landfill Leachate Concentrate Incinerator Based on “3T+E” Principle
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

New Nine-Level Cascade Multilevel Inverter with a Minimum Number of Switches for PV Systems

by
Ali Abedaljabar Al-Samawi
1,2,* and
Hafedh Trabelsi
1
1
Department of Electrical Engineering, Computer and Embedded Systems Laboratory (CES-Lab), National Engineering School of Sfax (ENIS), Sfax University, Sfax 3038, Tunisia
2
Department of Electronic and Communications Engineering, College of Engineering, Al-Muthanna University, Samawah 66001, Iraq
*
Author to whom correspondence should be addressed.
Submission received: 31 May 2022 / Revised: 3 August 2022 / Accepted: 4 August 2022 / Published: 12 August 2022

Abstract

:
To support the grid system with high power quality from photovoltaics (PVs) and reduce the partial shading condition (PSC) effect of the PV system, as well as the mismatch power issue, in this study, we present a simple single-phase, nine-level cascade inverter architecture for photovoltaic (PV) systems with a minimum number of power components and passive parts. This reduction in the number of switches decreases the switching losses and the number of driving circuits, which causes a reduction in the complexity of the control circuit and hence reduces the cost and size. The suggested inverter shows a lower output voltage total harmonic distortion (THD) and unity power factor. In addition, this inverter’s control and switching techniques are far simpler than those of recently published designs. To evaluate the performance of the proposed inverter, we performed a comparison of the cascaded multilevel inverter (CMLI) topology, which required recent cascade topologies with the same nine voltage levels. The comparison depends on parameters such as the number of components (diode and capacitors) and the number of active switches in the inverter, in addition to total harmonic distortion. MATLAB/Simulink models for a grid-tied solar system PV application driven by the proposed nine-level inverter were built for design and validation.

1. Introduction

As a result of the rapid growth in the world’s energy demand, many fossil fuels have been burned, which has had a negative effect on the environment. Solar, wind, and geothermal energy are just a few examples of the many renewable resources. Photovoltaic (PV) cells are commonly employed for solar energy conversion into electrical energy [1,2,3]. Systems for solar energy conversion include converters and a control unit that regulates the amount of power that PV cells can produce. To optimize the potential of PV cells, the front-end stage DC/DC must be adapted to power variation and increase efficiency [2,3].
Three-level converters were the first multilevel converters attempted in 1975 [4]. A multilevel inverter is connected with a PV system for the power system [5,6,7,8,9], followed by several other multilevel inverter (MLI) topologies [6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30,31,32,33,34,35,36,37,38,39,40,41,42,43,44,45,46,47,48,49,50,51,52,53,54,55,56,57,58,59,60,61,62,63,64,65,66,67,68].
MLIs can be categorized in to three main groups depending on the number of DC sources used in their topology: neutral-point diode-clamped (NPC), flying capacitor (FC), and cascaded H-bridge (CHB) [12,13,14,15] are the most common topologies in the industry to date. However, cascaded multilevel inverters (CMLI) are more suitable for photovoltaic applications because each PV array is a separate DC source [5]. A cascaded MLI arrangement is used for most studies [23,24,25,26,27,28,29,30,31,32,33,34,35]. Maximum power point tracker (MPPT) techniques with a DC/DC converter [36,37] are used to obtain high power and improve the efficiency of the PV system.
An MPPT is used to track the maximum power point following changes in the irradiation or temperature. Independent MPPT controllers are used with PV panel strings on individual DC links to solve the problem of a partial shading condition (PSC) of panels in PV arrays due to shading caused by static and moving objects, such as trees, buildings, birds, cumulative dust on panels, or clouds. Researchers have discussed solutions to the problem of a partial shading condition, which decreases output power and contributes to problems caused by hot spots, which ultimately result in malfunction of shaded modules [38,39,40].
Reference [38] shows a PV system connected to an array with a DC/DC boost converter to control its terminal voltage by adding a bypass diode in parallel with each PV module, thus avoiding hotspot phenomena; however, this approach causes multiple peaks in the power of the PV array, limiting the application of MPPT techniques and leaving researchers to focus on identifying novel techniques. Other studies have shown that this problem can be solved using multi-PV arrays with an interleaved boost converter (IBC) to reduce the ripple current, improve the power quality, adjust the DC-link voltage, and allow for the use of an independent MPPT control for each PV array to obtain high output power and increased efficiency [39].
Reference [40] showcases the use of a cascaded multilevel inverter to enhance the power quality of grid-connected PV systems under partial shading using individual panels or a small string on a separate DC link with an independent MPPT controller. Therefore, among the main types of multilevel inverters, a cascaded multilevel inverter (CMLI) (multi-source) is most suitable for photovoltaic applications because each PV array is a separate DC source [5].
MLIs, on the other hand, are based on the idea of synthesizing a stepped voltage waveform using multiple DC sources and multiple low-power-rated semiconductor switches to achieve higher levels of power generation. Various energy sources, such as PV panels, batteries, fuel cells, and capacitors, can be used as multiple-input DC sources. When multiple DC sources are combined to produce a high-voltage output, power switches are controlled by algorithms [13,14,15]. For example, multilevel inverter (MLI) topologies are used in grid-connected renewable energy systems (RES) as an advanced power converter topology. Current MLI trends emphasize decreasing the number of switches and gate driver circuits to improve the power quality and fault tolerance, making the system more cost-effective for grid-connected renewable energy sources [5,6,7,8,9,10].
Modern power systems use MLIs because of their low total harmonic distortion (THD) and electromagnetic interference, as well as their ability to enhance power quality and rating demands. Compared to conventional two-level inverters, which use high switching frequency pulse width modulation (PWM), an MLI has several advantages [13,14,15,16]. One of the essential advantages of a multilevel inverter is the small size of the filter and its low cost compared with a two-level inverter. A multilevel inverter reduces total harmonic distortion (THD) compared to two-level inverters by using multiple DC sources. Other advantages include lower switching frequency, low cost, higher switching speed, and lower-voltage switches than those typically required in two-level inverters, resulting in lower switching losses, high-voltage generation, low levels of electromagnetic interference (EMI), and good power quality [5].
To increase the power quality and dynamic performance of demanding systems, multilevel inverters are currently considered an industrial solution [5]. Due to their low THD output waveform and limited device rating, MLIs make excellent high-voltage devices [42]. Solar PV applications, wind turbine systems, and fuel cells can be integrated with multilevel converters [3,5,6,7,8,9,10]. PWM control algorithms used with MLIs significantly impact their efficiency, power ratings, and applications [15]. Over the past few decades, several studies have proposed various MLI topologies with a reduced number of switches [18,19,20,21,22,23,24,25,26,27,28,29,30,31,32,33,34,35,51,52,53,54,55,56,57,58,59,60,61,62,63,64,65].
However, the development of new multilevel inverters is still influenced by current trends, resulting in alterations of the built-in structure. The authors of previous studies have proposed seven-level inverters and other multilevel topologies [42,43,44,45,46,47,48,49]. For example, a conventional CMLI was reduced by three switches, resulting in a seven-level MLI with nine switches [42], achieving low THD and promising results. It was found that the seven-level MLI eliminated an additional two controls compared to the prior layout [43,44]. A topology with six switches and three DC sources resulted in seven levels, and another multilevel topology [45,46,47] with just five switches and four DC sources also resulted in a seven-level MLI topology [48]. Researchers have also discussed multilevel inverters with three sources seven switches, and seven levels [51]. As a result of the reduced THD and the smaller number of gate circuits required to drive the switches, the topology switch design has undergone a considerable shift in recent years.
The simplicity of CMLI is highlighted by attempts to create five-level systems with eight switches, seven-level systems with twelve switches, nine-level systems with sixteen switches, etc., with conventional cascade topology [5,17]. However, increasing the number of levels also necessitates an increased number of switches, contradicting the claim that CMLI is simple approach. Therefore, the primary goal of the present study was to determine how to reduce the intricacy of the circuit through the concept of “switch minimization”. After investigating the topologies of existing seven-level systems, we reduced the number of switches from 12 to 9, then to 7 and, finally, to 6.
The proposed architecture involves five switches for seven levels, representing the maximum reduction in the number of switches with the aim of reducing complexity [17]. As a result of this change, the new MLI configuration comprises five switches, a seven-level topology [47], and four DC input sources to afford a seven-level output. The more switches we utilize, the more expensive it is to design a circuit. No PWM is required for verification of circuit validity.
The pulse width modulation (PWM) technique is associated with benefits such as ease of implementation, improved performance, and limited loss of power in the switching devices [49]. The tree main types of level-shifted pulse width modulation (LS-PWM) are phase disposition (PD), phase opposition disposition (POD), and alternative phase opposition disposition (APOD). In general, phase disposition (PD) is appropriate for reducing the THD of cascade multilevel inverters [5,17]. We used multicarrier PD simulations to evaluate performance of the circuit.

2. Materials and Methods

2.1. Conventional Nine-Level Cascade Topology

In the traditional CMLI shown in Figure 1, four H-bridge units, each with four switches, are used with four DC voltage sources to provide 16 switches. m = (n + 2)/2, where n is the number of switches in the setup. + Vdc, −Vdc, and zero are outputs from each bridge. Stepped nine-level staircase waveforms are generated by cascading four bridges [5,12,13,14,15,16,48,50].

2.2. Other Topologies

The existing topology involves a total of 7 levels and 7 switches, as depicted in Figure 2. Three DC sources, one H bridge with four switches, and three more switches are used to produce nine stepped levels for positive and negative half cycles in the architecture depicted in Figure 2 [51].
Figure 3 depicts a topology with nine levels, nine switches, two capacitors, and two diodes [52]. The only H bridge in the topology is used primarily for polarity transitions. To generate the levels, at least four switches are active in a given state.
The cascaded multilevel inverter produces a 9-level topology [53] with a reduced number of switches (10) and four DC sources, as shown in Figure 4.
Figure 5 depicts the nine-level inverter under investigation [54]. It includes a DC voltage source (representing the output of the DC–DC converter fed by solar panels PV applications), a capacitor, and eight switches (Si, i = 1... 8), two of which are bidirectional (S2 and S5). Switches S1 and S4, which connect the DC link to the inverter’s positive output terminal, operate in a complementary manner, with only one of them at a given time. The inverter’s negative output terminal is connected to the capacitor via switches S3 and S6, which work similarly. There is a complementary relationship between the DC link and the four switches of the capacitor.
The new multilevel topology has 9 levels and 10 unidirectional switches, as shown in Figure 6 [55]. The number of components was reduced, and MLI topology was developed to generate all conceivable output voltage combinations of DC input levels. Cascading the proposed inverter causes a positive output voltage level. The entire bridge inverter is connected in series with the proposed unit to change the polarity and produce output waveforms with positive and negative output voltage levels. It is possible to run the MLI at two different switching frequencies. The proposed architecture was evaluated with a trinary sequence DC source to provide a higher output voltage level with a minimal DC source count compared to other arrangements of DC sources, such as symmetric, natural, and binary arrangements.
The number of switches was reduced to obtain a nine-level cascaded transformer multilevel inverter. When using cascaded transformers and multilevel inverters, the proposed topology requires only one DC source to supply a local load or grid with all the power it needs. Batteries, solar panels, fuel cells, and similar power sources can serve as DC sources. Figure 7 [56] depicts the proposed topology, including four legs, each with two unidirectional switches (8 switches). In each transformer, two separate legs are connected to each of the two arms. Additionally, the secondary side of two adjacent transformers must be symmetrical.
The proposed multilevel topology with nine levels, nine switches, four capacitors, and three diodes is shown in Figure 8 [57]. A single-phase MLI based on a switchable capacitor network with the voltage gain of 4 is proposed. It only uses nine switches and three diodes to achieve a nine-level function, resulting in a common control ratio for each level. A multicarrier PWM technique is used to operate the proposed inverter in various states. In the interest of avoiding the employment of high-voltage semiconductor devices, we conducted a theoretical analysis, which revealed that the voltages across the switches and diodes are all lower than the maximum output voltage, reducing the total conduction and switching losses. We considered the merits and disadvantages of several SC-based boost MLIs when evaluating the qualities mentioned above. We verified the viability of the proposed design by conducting tests with a 1 kVA inverter prototype, MLIs can also be applied to three-phase systems to obtain higher voltages between lines. Therefore, they can be used for various applications, including renewable generation systems. A boost-type DC–AC power converter with high-voltage gain and low-voltage stresses is desired while minimizing the switch count and employing a single DC source.
The new multilevel topology involves nine levels with twelve switches and four capacitors, as shown in Figure 9. The hybrid nine-level inverter (H9ISPC) described in [58] is shown in Figure 9, with an input voltage source (V1), three capacitors (C1–C4), and twelve switches (S1–S12). The voltage of each capacitor is naturally maintained by the H9ISPC, which generates a nine-level bus voltage with fewer components than typical nine-level inverters. Designed for step-down operation, the circuit is shown below. Capacitors can be regarded as constant voltage sources because they maintain a constant voltage. The H9ISPC can be used as a step-up inverter by rearranging the capacitors and voltage sources. Floating power sources can replace either the C1 or C2 capacitors or the C3 or C4 capacitors, depending on your preference. Double boosting is achieved in the first instance, whereas quadruple boosting is achieved in the second instance. Quadruple boosting circuits is the topic of this research. Figure 2 in [58] depicts the circuit topology of the inverter under consideration. The switched capacitor cells could be increased to obtain an inverter with more levels and a higher step-up ratio, as shown in [58]. Figure 3a in [58] depicts a 9 + 4x (x = 1, 2,...)-level extended circuit topology. For every additional switched capacitor cell (x), four switches and one capacitor are required. The bus voltage is (4 + 2x)Vin in amplitude, and the number of switches in the circuit is represented by 9 + 8y (y = 1, 2,...), as shown in Figure 3b in [58], where y is the number of additional switched capacitor cells. Three switches and a capacitor make up each cell. The bus voltage has an amplitude of (4 + 4y) Vin.
Figure 10 depicts a nine-level topology with eight switches, three capacitors, and three diodes [59]. The 9LSCI proposed in this study features quadruple boost, fewer components, self-balancing voltage, and inductive-load capability features. A backend H bridge is unnecessary in the proposed topology, as it uses only eight switches. Comparisons of the proposed design to other topologies show its strengths from various perspectives. An experimental prototype was built using the multicarrier PD PWM approach as a final step.
Figure 11 depicts a topology with nine levels, nine switches, two capacitors, and two diodes [60]. The proposed 9L-SCMLI design was simulated using the MATLAB/SIMULINK software package to estimate its performance. The simulations showed that the multilayer voltage output of the designed converter is satisfactory, with minimal harmonic distortions. This architecture can be applied to high-voltage and medium-power applications. Various switching sequences were tested, and the resulting output voltages were recorded and graphed several times. Furthermore, the proposed design was compared with other converters.
The new multilevel topology involves nine levels, nine switches, and three capacitors, as shown in Figure 12. There are 10 switching devices (S1, S2,... S10) and body diodes (D1, D2,... D10) in the proposed single-phase, nine-level hybrid multilevel inverter, as shown in Figure 2 [61]. The topology can provide an output voltage waveform with a nine-level gradation using fewer switching devices. The cascading connection of three pieces creates this configuration. First, there are two L.F. switches. As mentioned in Section 2, CT2 LI has become a popular topology in recent years. Section 3 comprises a standard H bridge and F.C. (Ca). Section 1 and Section 2 are connected by a single DC power supply and two DC link capacitors (Cd1 and Cd2). The A and N output terminals are wired to a single-phase R.L. load. It is possible to keep the voltage across the F.C. at a constant level by leveraging the redundant switching states accessible in Section 3. Assuming that the switching devices operate correctly, the suggested design creates an output voltage with a step size of Vdc/4, ranging from Vdc to + Vdc.
Custom power devices have been increasingly important in the fight against power quality (P.Q.) problems. D-STATCOM plays a crucial role in eliminating harmonics and managing the real reactive power flows of electric power systems. As a result, one of the primary goals of this study was to compare the P.Q. of two unique power control algorithms. The focus of both techniques was to improve P.Q. for an SPV-fed cascaded NMLI (nine-level multi-level inverter) system. The implementation of D-STATCOM at the point of common coupling justifies the increase in P.Q. Future research on multiple MLI topologies is expected to benefit from the SPV model provided here. In rural locations, solar-powered controllers could be designed to feed non-linear loads in a manner that is both efficient and affordable. The new topology involves nine levels with two dc source (PV system), eight switches and two transformers, as depicted in Figure 13 [62].
Figure 14 depicts a nine-level switching capacitor MLI in single-phase mode proposed in [63]. The suggested topology involved boosted voltage and self-balanced capacitor voltage to control the switch states and generate various voltage levels [64]. Three capacitors (C1, C2, and C3), ten switches (S1 to S10), and a single input voltage source make up each phase. Low-voltage stress between the switches and capacitors, limited to Vdc, is an advantage of this architecture. The proposed circuit generates all possible voltage levels (0, 0.5 Vdc, Vdc, 1.5 Vdc, and 2 Vdc).
Figure 15 depicts a nine-level multilevel inverter based on a T-type switched capacitor module with a reduced number of switches (S1–S10) and a single DC source with four capacitors and two diodes [64].
Jafar Siahbalaee [65] compared a conventional multilevel inverter with a novel cascaded multilevel inverter to showcase several new cascaded topologies (NCTs) with nine levels, four DC sources, and multiple switches in each cascaded topology, as well as other indices. The cascaded nine-level topologies reviewed in [65] included an NCT with 11 switches, an NCT with 12 switches, and NCT with 13 switches, an NCT 8 switches, an NCT with 10 switches, an NCT with 11 switches, an NCT 8 switches, and NCT 10 switches, and an NCT with 10 switches.
In this paper, proposed nine-level has a reduced number of power switches (seven), with four separate DC sources, as shown in Figure 16. We compared the proposed topology with the conventional nine-level cascade topology, as well as the abovementioned topologies presented in fourteen literature reviews. The proposed nine-level inverter achieves superior performance relative to that of the topology shown in Figure 2, which has the same number of the switches but fewer levels (seven). In addition, the proposed inverter has a simple structure and simple switching states.

3. Proposed Inverter

The proposed nine-level MLI with seven switch and four independent DC sources is shown in Figure 16. Compared to traditional and existing topologies, this design is the simplest.
The number of output voltage levels for the proposed topology can be expressed as m = (2 × n + 1), where m = the number of the output voltage levels, and n = the number of DC sources.
The number of switches in the proposed cascaded multilevel inverter relative to conventional cascaded multilevel inverters can be determined by the following equation:
S proposed   = ( m   + s Conventional n + 1 ) ÷ 2
where S = the number of switches.
The pulse-producing circuit topology of the proposed inverter differs from traditional designs so that it can generate a unique pulse pattern that triggers the switches at the appropriate moment. The output waveform is warped if switches S1, S2, and S3 are not all unidirectional. The circuit is compact and easy to operate thanks as a result of having fewer switches than traditional inverters. Because the proposed nine-level MLI uses only four DC sources, all sources are used, resulting in a reduction in switching losses. Furthermore, the proposed topology does not use an H bridge, and polarity reversal is accomplished with only two switches. Table 1 shows the switching states and output voltages for the proposed topology.
The positive operational modes necessary to produce each of the nine states presented in Table 1 are demonstrated in Figure 17a–d, and the negative-signal operating modes necessary to produce the same nine states are depicted in Figure 18a–d. These operational sequences show that the proposed topology synthesizes DC voltage sources according to a simple principle to reduce the stress voltage across the active switch and produce an appropriate amount of voltage without the need for complexity to control the pulses generated by the switches.

PV System and DC/DC Converter with MPPT Techology

To improve the performance of the PV system and obtain high power, the PV panel is combined with a DC/DC converter with MPPT technology, which play an important role in PV applications with respect to increasing the output voltage of the PV module. The implementation of an MPPT controller is the main advantage a DC/DC converter irradiation change. Therefore, a DC/DC boost converter with MPPT technology was used in this work to provide the optimum voltage for the proposed MLI and produce the maximum power from the PV array via the modified incremental conductance MPPT technique. Incremental conductance (In Cond) is among the most widely used traditional MPPT methods and involves the use of a variable step size [37].
Figure 19 shows a simulation diagram for a nine-level multilevel inverter with seven switches and a PV group. Figure 20 shows a simulation diagram of a PV group, which includes a PV system and a boost converter with MPPT technology.
In the DC/DC boost converter Figure 20, the duty cycle (d), input inductor (L), and output capacitor (Cout) can be obtained using the following formulas [66,67].
V o u t = ( 1 1 d ) V i n  
  L   = V i n   d   T S 2   I L
C o u t = V o u t   T S   d 2   R   V o u t
where (Vout) and (Vin) are the output and input of boost converter, respectively; (Ts) is the switching period; I L is the inductor ripple current (3–5%), V o u t is the ripple value in the capacitor; and R is the output load resistance of the boost converter. In this design, the four required boost converters use the parameters listed in Table 2. Figure 21 shows the V-I and P-V characteristics (PV group) of a PV system with a boost converter and reduced power due to a change in irradiance under the effect of a partial shading condition.

4. Control Strategy

4.1. Inverter Control

Cascaded multilevel topology works as a (DC to AC) converter when transferring electrical power to the grid. The control of the proposed topology is divided into two parts: the output current and voltage control for the inverter and independent MPP tracking in each cell. We compared the output voltage from each PV boost converter with MPPT against a reference voltage. The sum of the result was compared with voltage and current feedback. Control is accomplished with a phase-locked loop (PLL) control technique and a PI controller, as shown in Figure 22. The most important part of the control process is phase-disposition PWM (PD-PWM), which generates pulse signals for each switch (S1–S7) and will be discussed in detail in the next section [51,68].

4.2. Phase Disposition PWM

Pulse generation is necessary for the nine-level output. There will always be a need to determine which PWM best suits the new topology. The THD value of CHB MLIs can be significantly reduced to the minimum possible percentage by employing phase disposition (PD) [17]. Power switches can be activated by comparing pulses generated by carrier-shifted signals to a sinusoidal wave. In PD-PWM, the magnitude and phase angle of the carrier signals shifted above and below zero are the same. This method provides superior harmonics performance with a higher modulation index than previous methods. With multilayer inverters, this modulation method is ideal. Table 1 shows the switching states for each switch, as well as the output voltages for the proposed inverter. Figure 23a shows a simulation diagram of the voltage waveform corresponding to the carrier signals generated by the phase-disposition PWM technique. Figure 23b depicts the eight carrier signals that are needed to modulate the reference signal using the phase-disposition PWM technique. Figure 23c shows the pulse signals for each switch (S1–S7).

5. Simulation Results

The simulation was carried out using MATLAB/Simulink. Table 1 explains the switching mechanism of the proposed inverter. The output PV groups (DC sources) are Vdc1 = Vdc2 = Vdc3 = Vdc4 = 100 V, which functioned as symmetric sources to validate the nine-level output voltage inverter, as shown in Figure 24. An inverter circuit with a maximum output voltage of 400 volts, four DC voltage sources, and seven switches was investigated. In the first case, the simulation was carried out under resistive load with R = 10 Ω, as illustrated in Figure 25, Figure 26 and Figure 27.
Figure 25 depicts the output voltage of the proposed inverter. The output voltage comprises nine levels according to the switching state present in Table 1. The stair voltage is obtained according to m = 4 × n + 1 = 4 × 4 + 1 = 9. The difference between the proposed inverter with 7 switches and 4 DC sources and a conventional nine-level cascade topology with 16 switches and 4 DC sources can be determined with Equation (1): S proposed   = ( 9 + 16 4 + 1 ) ÷ 2 = 7 .
The proposed inverter uses all DC sources to achieve all nine levels, in contrast with some topologies presented in the literature with four DC sources and seven levels [48], which implies that there is a redundant source.
The load current waveforms and harmonic content at nine levels are demonstrated in Figure 26 and Figure 27. Figure 26 shows that the load current resembles sine wave, which proves the advantage of the proposed inverter. In contrast, Figure 27 demonstrates the THD spectrum of the nine-level output. The results discussed above and shown in Figure 25, Figure 26 and Figure 27 were obtained before LC filtering.
In the second simulation scenario, the proposed inverter was connected to an LC filter with C = 15 µF and L = 50 µH; the simulation results are shown in Figure 28 and Figure 29, including the nine-level inverter output voltage, load current, and harmonic spectra. The proposed inverter can use any switching method for multilevel inverters, such as the multilevel carrier-based PD-PWM method used in this study.
In the second simulation scenario, as a load, an inverter’s output is linked in series to an R–L branch with R = 10 Ω and L = 1 mH. Figure 30 shows the nine-level inverter output voltage and load current on the same axes. The output load current resembles a sine wave and presents with the same phase shift without DC offset. The proposed symmetric multilevel inverter was proven valid and effective through simulation and theoretical analysis.
Asymmetrical power sources under partial shading condition (PSC) results in a reduction of PV 1 from 1000 to 500 W/m2 (P = 2 KW) and PV 4 from 1000 to 800 W/m2 (P = 3.2 KW), with no change in PV2 and PV3 (4 KW). The current and voltage of a symmetrical power supply are shown in Figure 25 and Figure 26, and those of an asymmetrical power supply are shown in Figure 31 and Figure 32. Under PSC, 27.8% of power is lost, and the THD changes by 13.11, as shown in Figure 33.
This power loss percentage is satisfactory compared with the power losses of traditional PV systems due to PSC, which are considerably high and may surpass 70% of the total generated power [39].

6. Comparisons with Related Work

A new cascade multilevel inverter was proposed in this work and compared to a standard cascaded inverter and other novel inverters proposed in [49,50,51,52,53,54,55,56,57,58,59,60,61]. The proposed design uses fewer switches and relevant gate driver circuits without redundant DC sources to provide a nine-level output voltage. Table 3 compares the proposed inverter with another inverter in terms of the number of levels (N level), the number of switches (N switch), the number of diodes (N diode), the number of capacitors (N capacitor), the percentage of total harmonic distortion of the voltage before filtering (THD 1) and the percentage of total harmonic distortion after minimal filtering (THD2). The proposed structure reduces the installation space and cost, in addition to simplifying the control technique.

7. Conclusions

In this paper, we presented a nine-level CMLI with only seven switches developed and introduced by modeling the circuitry in Matlab/Simulink simulation and achieving a clear stepped nine-level waveform. The PD-PWM strategy was used to investigate the proposed topology. The new design is straightforward in appearance and a reduced number of components compared to standard symmetric and asymmetric topologies. The proposed nine-level multilevel inverter decreases the THD to an acceptable value of 12.6% compared to the topologies represented in the literature. The suggested MLI can be applied to three-phase power systems to increase line-to-line voltages. Thus, the proposed power inverter offers a novel solution for a wide range of applications, such as renewable energy generation systems that require high voltage gain and low voltage stresses while maintaining low switch counts and using a single DC source for DC–AC power conversion. In particular, photovoltaic (PV) systems require many separate PV panels in an array to obtain high power. The effect of a partial shading condition (PSC) can result in mismatched power between panels. Under PSC, the power loss amounts to 27.8% of the total generated power, with a reduction in THD of 13.11, which is a satisfactory result compared with the power losses sustained in traditional PV systems due to PSC, which are extraordinarily high and can surpass 70% of the total generated power. The proposed topology is outperforms in all other designs presented in the literature to date.

Author Contributions

Original draft preparation, writing—review and editing, supervision, investigation, visualization, and writing—review and editing: A.A.A.-S. The paper has been read and approved by H.T. All authors have read and agreed to the published version of the manuscript.

Funding

This research received no external funding.

Institutional Review Board Statement

Not applicable.

Informed Consent Statement

Not applicable.

Data Availability Statement

Not applicable.

Acknowledgments

The authors extend their appreciation to the University of Sfax for support this work.

Conflicts of Interest

The authors declare no conflict of interest.

References

  1. Pandey, A.; Pandey, P.; Tumuluru, J.S. Solar Energy Production in India and Commonly Used Technologies—An Overview. Energies 2022, 15, 500. [Google Scholar] [CrossRef]
  2. Almutairi, A.; Sayed, K.; Albagami, N.; Abo-Khalil, A.G.; Saleeb, H. Multi-Port PWM DC-DC Power Converter for Renewable Energy Applications. Energies 2021, 14, 3490. [Google Scholar] [CrossRef]
  3. Alatai, S.; Salem, M.; Ishak, D.; Das, H.S.; Alhuyi Nazari, M.; Bughneda, A.; Kamarol, M. A Review on State-of-the-Art Power Converters: Bidirectional, Resonant, Multilevel Converters and Their Derivatives. Appl. Sci. 2021, 11, 10172. [Google Scholar] [CrossRef]
  4. Baker, R.H.; Bannister, L.H. Electric Power Converter. U.S. Patent 386,743A, 18 February 1975. [Google Scholar]
  5. Bughneda, A.; Salem, M.; Richelli, A.; Ishak, D.; Alatai, S. Review of Multilevel Inverters for PV Energy System Applications. Energies 2021, 14, 1585. [Google Scholar] [CrossRef]
  6. Jahan, S.; Biswas, S.P.; Hosain, M.K.; Islam, M.R.; Haq, S.; Kouzani, A.Z.; Mahmud, M.A.P. An Advanced Control Technique for Power Quality Improvement of Grid-Tied Multilevel Inverter. Sustainability 2021, 13, 505. [Google Scholar] [CrossRef]
  7. Prabaharan, N.; Palanisamy, K. A Single Phase Grid Connected Hybrid Multilevel Inverter for Interfacing Photo-Voltaic System. Energy Procedia 2016, 103, 250–255. [Google Scholar] [CrossRef]
  8. Das, M.K.; Jana, K.C.; Sinha, A. Performance Evaluation of an Asymmetrical Reduced Switched Multi-Level Inverter for a Grid-Connected PV System. IET Renew. Power Gener. 2018, 12, 252–263. [Google Scholar] [CrossRef]
  9. Sandeep, N.; Yaragatti, U.R. Design and Implementation of a Sensorless Multilevel Inverter with Reduced Part Count. IEEE Trans. Power Electron. 2017, 32, 6677–6683. [Google Scholar] [CrossRef]
  10. Ramesh, A.; Sait, H.H. An Approach towards Selective Harmonic Elimination Switching Pattern of Cascade Switched Capacitor Twenty Nine-Level Inverter Using Artificial Bee Colony Algorithm. Microprocess. Microsyst. 2020, 79, 103292. [Google Scholar] [CrossRef]
  11. Siddique, M.D.; Rawa, M.; Mekhilef, S.; Shah, N.M. A New Cascaded Asymmetrical Multilevel Inverter Based on Switched Dc Voltage Sources. Int. J. Electr. Power Energy Syst. 2021, 128, 106730. [Google Scholar] [CrossRef]
  12. Rana, R.A.; Patel, S.A.; Muthusamy, A.; Lee, C.W.; Kim, H.-J. Review of Multilevel Voltage Source Inverter Topologies and Analysis of Harmonics Distortions in FC-MLI. Electronics 2019, 8, 1329. [Google Scholar] [CrossRef]
  13. Vahedi, H.; Trabelsi, M. Single-DC-Source Multilevel Inverters. In Single-DC-Source Multilevel Inverters; Springer: Berlin/Heidelberg, Germany, 2019; pp. 11–18. [Google Scholar]
  14. Kabalci, E. Multilevel Inverters: Introduction and Emergent Topologies; Academic Press: Cambridge, MA, USA, 2021; ISBN 0128232390. [Google Scholar]
  15. Gupta, K.K.; Bhatnagar, P. Multilevel Inverters: Conventional and Emerging Topologies and Their Control; Academic Press: Cambridge, MA, USA, 2017; ISBN 0128124490. [Google Scholar]
  16. Hassan, A.; Yang, X.; Chen, W.; Houran, M.A. A State of the Art of the Multilevel Inverters with Reduced Count Components. Electronics 2020, 9, 1924. [Google Scholar] [CrossRef]
  17. Kannan, C.; Mohanty, N.K.; Selvarasu, R. A New Topology for Cascaded H-Bridge Multilevel Inverter with PI and Fuzzy Control. Energy Procedia 2017, 117, 917–926. [Google Scholar] [CrossRef]
  18. Gajula, U. Reduced Switch Multilevel Inverter Topologies and Modulation Techniques for Renewable Energy Applications. Turk. J. Comput. Math. Educ. TURCOMAT 2021, 12, 4659–4670. [Google Scholar]
  19. Srinivasan, G.K.; Rivera, M.; Loganathan, V.; Ravikumar, D.; Mohan, B. Trends and Challenges in Multi-Level Inverter with Reduced Switches. Electronics 2021, 10, 368. [Google Scholar] [CrossRef]
  20. Alishah, R.S.; Hosseini, S.H.; Babaei, E.; Sabahi, M. Optimal Design of New Cascaded Switch-Ladder Multilevel Inverter Structure. IEEE Trans. Ind. Electron. 2016, 64, 2072–2080. [Google Scholar] [CrossRef]
  21. Siddique, M.D.; Mekhilef, S.; Rawa, M.; Wahyudie, A.; Chokaev, B.; Salamov, I. Extended Multilevel Inverter Topology with Reduced Switch Count and Voltage Stress. IEEE Access 2020, 8, 201835–201846. [Google Scholar] [CrossRef]
  22. Wasiq, M.; Sarwar, A.; Sarwer, Z.; Tariq, M.; Ahmad, S.; Al-Shayea, A.M.; Hossain, J. Design and Validation of a Reduced Switching Components Step-Up Multilevel Inverter (RSCS-MLI). Processes 2021, 9, 1948. [Google Scholar] [CrossRef]
  23. Mahato, B.; Majumdar, S.; Jana, K.C. A New and Generalized Structure of Single-phase and Three-phase Cascaded Multilevel Inverter with Reduced Power Components. Int. Trans. Electr. Energy Syst. 2020, 30, e12187. [Google Scholar] [CrossRef]
  24. Sarwar, A.; Sarwar, M.I.; Alam, M.S.; Ahmad, S.; Tariq, M. A Nine-Level Cascaded Multilevel Inverter with Reduced Switch Count and Lower Harmonics. In Applications of Computing, Automation and Wireless Systems in Electrical Engineering; Springer: Berlin/Heidelberg, Germany, 2019; pp. 723–738. [Google Scholar]
  25. Sunitha, T.; Udhayakumar, K.; Annamalai, T.; Gopinath, C. A New 23 Level Cascaded Multi-Level Inverter with Optimum Structure. In Proceedings of the 2018 4th International Conference on Electrical Energy Systems (ICEES), Chennai, India, 7–9 February 2018; IEEE: Piscataway Township, NJ, USA, 2018; pp. 320–327. [Google Scholar]
  26. Thiyagarajan, V.; Somasundaram, P. New Single Phase Asymmetric Multilevel Inverter with Reduced Number of Power Switches. In Proceedings of the 2017 International Conference on Power and Embedded Drive Control (ICPEDC), Chennai, India, 16–18 March 2017; IEEE: Piscataway Township, NJ, USA, 2017; pp. 219–222. [Google Scholar]
  27. Thamizharasan, S.; Baskaran, J.; Ramkumar, S. A New Cascaded Multilevel Inverter Topology with Voltage Sources Arranged in Matrix Structure. J. Electr. Eng. Technol. 2015, 10, 1552–1557. [Google Scholar] [CrossRef]
  28. Siddique, M.D.; Mekhilef, S.; Shah, N.M.; Memon, M.A. Optimal Design of a New Cascaded Multilevel Inverter Topology with Reduced Switch Count. IEEE Access 2019, 7, 24498–24510. [Google Scholar] [CrossRef]
  29. Dhanamjayulu, C.; Kaliannan, P.; Padmanaban, S.; Maroti, P.K.; Holm-Nielsen, J.B. A New Three-Phase Multi-Level Asymmetrical Inverter with Optimum Hardware Components. IEEE Access 2020, 8, 212515–212528. [Google Scholar] [CrossRef]
  30. Mokhberdoran, A.; Ajami, A. Symmetric and Asymmetric Design and Implementation of New Cascaded Multilevel Inverter Topology. IEEE Trans. Power Electron. 2014, 29, 6712–6724. [Google Scholar] [CrossRef]
  31. Ebrahimi, J.; Babaei, E.; Gharehpetian, G.B. A New Topology of Cascaded Multilevel Converters with Reduced Number of Components for High-Voltage Applications. IEEE Trans. Power Electron. 2011, 26, 3109–3118. [Google Scholar] [CrossRef]
  32. Ajami, A.; Oskuee, M.R.J.; Mokhberdoran, A.; van den Bossche, A. Developed Cascaded Multilevel Inverter Topology to Minimise the Number of Circuit Devices and Voltage Stresses of Switches. IET Power Electron. 2014, 7, 459–466. [Google Scholar] [CrossRef]
  33. Babaei, E.; Laali, S.; Bahravar, S. A New Cascaded Multi-Level Inverter Topology with Reduced Number of Components and Charge Balance Control Methods Capabilities. Electr. Power Compon. Syst. 2015, 43, 2116–2130. [Google Scholar] [CrossRef]
  34. Sandeep, N.; Yaragatti, U.R. Operation and Control of an Improved Hybrid Nine-Level Inverter. IEEE Trans. Ind. Appl. 2017, 53, 5676–5686. [Google Scholar] [CrossRef]
  35. Babaei, E.; Alilu, S.; Laali, S. A New General Topology for Cascaded Multilevel Inverters with Reduced Number of Components Based on Developed H-Bridge. IEEE Trans. Ind. Electron. 2013, 61, 3932–3939. [Google Scholar] [CrossRef]
  36. Danandeh, M.A. Comparative and Comprehensive Review of Maximum Power Point Tracking Methods for PV Cells. Renew. Sustain. Energy Rev. 2018, 82, 2743–2767. [Google Scholar] [CrossRef]
  37. Eltamaly, A.M. Photovoltaic Maximum Power Point Trackers: An Overview. Adv. Technol. Sol. Photovolt. Energy Syst. 2021, 117–200. [Google Scholar] [CrossRef]
  38. Eltamaly, A.M. An Improved Cuckoo Search Algorithm for Maximum Power Point Tracking of Photovoltaic Systems under Partial Shading Conditions. Energies 2021, 14, 953. [Google Scholar] [CrossRef]
  39. Farh, H.M.H.; Othman, M.F.; Eltamaly, A.M.; Al-Saud, M.S. Maximum Power Extraction from a Partially Shaded PV System Using an Interleaved Boost Converter. Energies 2018, 11, 2543. [Google Scholar] [CrossRef]
  40. Kumar, A.; Verma, V. Performance Enhancement of Single-Phase Grid-Connected PV System under Partial Shading Using Cascaded Multilevel Converter. IEEE Trans. Ind. Appl. 2018, 54, 2665–2676. [Google Scholar] [CrossRef]
  41. Jayabalan, M.; Jeevarathinam, B.; Sandirasegarane, T. Reduced Switch Count Pulse Width Modulated Multilevel Inverter. IET Power Electron. 2017, 10, 10–17. [Google Scholar] [CrossRef]
  42. Nedumgatt, J.J.; Kumar, D.V.; Kirubakaran, A.; Umashankar, S. A Multilevel Inverter with Reduced Number of Switches. In Proceedings of the 2012 IEEE Students’ Conference on Electrical, Electronics and Computer Science, Bhopal, India, 1–2 March 2012; IEEE: Piscataway Township, NJ, USA, 2012; pp. 1–4. [Google Scholar]
  43. Lakshmi, T.; George, N.; Umashankar, S.; Kothari, D.P. Cascaded Seven Level Inverter with Reduced Number of Switches Using Level Shifting PWM Technique. In Proceedings of the 2013 International Conference on Power, Energy and Control (ICPEC), Dindigul, India, 6–8 March 2013; IEEE: Piscataway Township, NJ, USA, 2013; pp. 676–680. [Google Scholar]
  44. Pradhan, A.K.; Kar, S.K.; Mohanty, M.K.; Behra, N. Design and Simulation of Cascaded and Hybrid Multilevel Inverter with Reduced Number of Semiconductor Switches. Int. J. Ambient Energy 2021, 42, 950–960. [Google Scholar] [CrossRef]
  45. Babaei, E.; Laali, S.; Alilu, S. Cascaded Multilevel Inverter with Series Connection of Novel H-Bridge Basic Units. IEEE Trans. Ind. Electron. 2014, 61, 6664–6671. [Google Scholar] [CrossRef]
  46. Iqbal, A.; Meraj, M.; Tariq, M.; Lodi, K.A.; Maswood, A.I.; Rahman, S. Experimental Investigation and Comparative Evaluation of Standard Level Shifted Multi-Carrier Modulation Schemes with a Constraint GA Based SHE Techniques for a Seven-Level PUC Inverter. IEEE Access 2019, 7, 100605–100617. [Google Scholar] [CrossRef]
  47. Sunddararaj, S.P.; Srinivasarangan Rangarajan, S. An Extensive Review of Multilevel Inverters Based on Their Multifaceted Structural Configuration, Triggering Methods and Applications. Electronics 2020, 9, 433. [Google Scholar] [CrossRef]
  48. Umashankar, S.; Sreedevi, T.S.; Nithya, V.G.; Vijayakumar, D. A New 7-Level Symmetric Multilevel Inverter with Minimum Number of Switches. Int. Sch. Res. Not. 2013, 2013, 476876. [Google Scholar] [CrossRef]
  49. Haq, S.; Biswas, S.P.; Hosain, M.K.; Rahman, M.A.; Islam, M.R.; Jahan, S. A Modular Multilevel Converter with an Advanced PWM Control Technique for Grid-Tied Photovoltaic System. Energies 2021, 14, 331. [Google Scholar] [CrossRef]
  50. Al-Rubaye, M.J.M.; Abed, J.K.; Yaseen, B.M. The Effect of Using Filter on Total Harmonic Distortion in Multilevel Inverter. J. Eng. Appl. Sci. 2019, 14, 13–20. [Google Scholar]
  51. Ali, A.I.M.; Sayed, M.A.; Mohamed, A.A.S. Seven-Level Inverter with Reduced Switches for PV System Supporting Home-Grid and EV Charger. Energies 2021, 14, 2718. [Google Scholar] [CrossRef]
  52. Liu, J.; Wu, J.; Zeng, J.; Guo, H. A Novel Nine-Level Inverter Employing One Voltage Source and Reduced Components as High-Frequency AC Power Source. IEEE Trans. Power Electron. 2016, 32, 2939–2947. [Google Scholar] [CrossRef]
  53. Banaei, M.R.; Oskuee, M.R.J.; Khounjahan, H. Reconfiguration of Semi-Cascaded Multilevel Inverter to Improve Systems Performance Parameters. IET Power Electron. 2014, 7, 1106–1112. [Google Scholar] [CrossRef]
  54. Alquennah, A.N.; Trabelsi, M.; Rayane, K.; Vahedi, H.; Abu-Rub, H. Real-Time Implementation of an Optimized Model Predictive Control for a 9-Level CSC Inverter in Grid-Connected Mode. Sustainability 2021, 13, 8119. [Google Scholar] [CrossRef]
  55. Prabaharan, N.; Salam, Z.; Cecati, C.; Palanisamy, K. Design and Implementation of New Multilevel Inverter Topology for Trinary Sequence Using Unipolar Pulsewidth Modulation. IEEE Trans. Ind. Electron. 2019, 67, 3573–3582. [Google Scholar] [CrossRef]
  56. Zare, K.; Abapour, M. Verification of a Low Component Nine-Level Cascaded-Transformer Multilevel Inverter in Grid-Tied Mode. IEEE J. Emerg. Sel. Top. Power Electron. 2017, 6, 429–440. [Google Scholar]
  57. Chen, M.; Yang, Y.; Loh, P.C.; Blaabjerg, F. A Single-Source Nine-Level Boost Inverter with a Low Switch Count. IEEE Trans. Ind. Electron. 2021, 69, 2644–2658. [Google Scholar] [CrossRef]
  58. Nakagawa, Y.; Koizumi, H. A Boost-Type Nine-Level Switched Capacitor Inverter. IEEE Trans. Power Electron. 2018, 34, 6522–6532. [Google Scholar] [CrossRef]
  59. Liu, J.; Lin, W.; Wu, J.; Zeng, J. A Novel Nine-Level Quadruple Boost Inverter with Inductive-Load Ability. IEEE Trans. Power Electron. 2018, 34, 4014–4018. [Google Scholar] [CrossRef]
  60. Velliangiri, S.; Ramasamy, S.; Ponnusamy, P.; Sathik, J. Design of Nine Step Switched Capacitor Multilevel Inverter and Its Cascaded Extension. Int. J. Circuit Theory Appl. 2021, 49, 1182–1201. [Google Scholar] [CrossRef]
  61. Tirupathi, A.; Annamalai, K.; Veeramraju Tirumala, S. A New Hybrid Flying Capacitor–Based Single-phase Nine-level Inverter. Int. Trans. Electr. Energy Syst. 2019, 29, e12139. [Google Scholar] [CrossRef]
  62. Gupta, A. Power Quality Evaluation of Photovoltaic Grid Interfaced Cascaded H-Bridge Nine-Level Multilevel Inverter Systems Using D-STATCOM and UPQC. Energy 2022, 238, 121707. [Google Scholar] [CrossRef]
  63. Kumari, M.; Sarwar, A.; Tariq, M.; Ahmad, S.; Shah Noor Mohamed, A.; Rodrigues, E.M.G. A Symbiotic Organism Search-Based Selective Harmonic Elimination in a Switched Capacitor Multilevel Inverter. Energies 2021, 15, 89. [Google Scholar] [CrossRef]
  64. Wang, Y.; Yuan, Y.; Li, G.; Chen, T.; Wang, K.; Liang, J. A Generalized Multilevel Inverter Based on T-Type Switched Capacitor Module with Reduced Devices. Energies 2020, 13, 4406. [Google Scholar] [CrossRef]
  65. Siahbalaee, J.; Sanaie, N. Comparison of Conventional and New Cascaded Multilevel Inverter Topologies Based on Novel Indices. ISA Trans. 2022, 119, 41–51. [Google Scholar] [CrossRef] [PubMed]
  66. Erickson, R.W.; Maksimovic, D. Fundamentals of Power Electronics; Springer Science & Business Media: Berlin/Heidelberg, Germany, 2007; ISBN 0306480484. [Google Scholar]
  67. Chalh, A.; El Hammoumi, A.; Motahhir, S.; El Ghzizal, A.; Subramaniam, U.; Derouich, A. Trusted Simulation Using Proteus Model for a PV System: Test Case of an Improved HC MPPT Algorithm. Energies 2020, 13, 1943. [Google Scholar] [CrossRef]
  68. Vahedi, H.; Sharifzadeh, M.; Al-Haddad, K. Modified Seven-Level Pack U-Cell Inverter for Photovoltaic Applications. IEEE J. Emerg. Sel. Top. Power Electron. 2018, 6, 1508–1516. [Google Scholar] [CrossRef]
Figure 1. Traditional nine-level cascade inverter [50].
Figure 1. Traditional nine-level cascade inverter [50].
Energies 15 05857 g001
Figure 2. Seven-switch, seven-level topology [51].
Figure 2. Seven-switch, seven-level topology [51].
Energies 15 05857 g002
Figure 3. Nine-switch, nine-level topology [52].
Figure 3. Nine-switch, nine-level topology [52].
Energies 15 05857 g003
Figure 4. Ten-switch, nine-level topology [53].
Figure 4. Ten-switch, nine-level topology [53].
Energies 15 05857 g004
Figure 5. Eight–ten-switch, 9-level topology [54].
Figure 5. Eight–ten-switch, 9-level topology [54].
Energies 15 05857 g005
Figure 6. Nine-ten-switch, 9-level topology [55].
Figure 6. Nine-ten-switch, 9-level topology [55].
Energies 15 05857 g006
Figure 7. Eight-switch, nine-level topology [56].
Figure 7. Eight-switch, nine-level topology [56].
Energies 15 05857 g007
Figure 8. Nine-switch, nine-level topology [57].
Figure 8. Nine-switch, nine-level topology [57].
Energies 15 05857 g008
Figure 9. 12-switch, 9-level topology [58].
Figure 9. 12-switch, 9-level topology [58].
Energies 15 05857 g009
Figure 10. Eight-switch, nine-level topology [59].
Figure 10. Eight-switch, nine-level topology [59].
Energies 15 05857 g010
Figure 11. Nine-switch, nine-level topology [60].
Figure 11. Nine-switch, nine-level topology [60].
Energies 15 05857 g011
Figure 12. Ten-switch, nine-level topology [61].
Figure 12. Ten-switch, nine-level topology [61].
Energies 15 05857 g012
Figure 13. Eight-switch, nine-level topology [62].
Figure 13. Eight-switch, nine-level topology [62].
Energies 15 05857 g013
Figure 14. Ten-switch, nine-level topology [63].
Figure 14. Ten-switch, nine-level topology [63].
Energies 15 05857 g014
Figure 15. Ten-switch, nine-level topology [64].
Figure 15. Ten-switch, nine-level topology [64].
Energies 15 05857 g015
Figure 16. Nine-level, seven-switch proposed topology (a) based on four series of DC sources and (b) on a single DC source and four capacitors.
Figure 16. Nine-level, seven-switch proposed topology (a) based on four series of DC sources and (b) on a single DC source and four capacitors.
Energies 15 05857 g016
Figure 17. Positive sequences for synthesizing the nine-level output voltage. (a) output voltage = Vdc; (b) output voltage= 2 Vdc; (c) output voltage = 3 Vdc; (d) output voltage = 4 Vdc.
Figure 17. Positive sequences for synthesizing the nine-level output voltage. (a) output voltage = Vdc; (b) output voltage= 2 Vdc; (c) output voltage = 3 Vdc; (d) output voltage = 4 Vdc.
Energies 15 05857 g017aEnergies 15 05857 g017b
Figure 18. Negative sequences for synthesizing the nine-level output voltage. (a) output voltage = −Vdc; (b) output voltage = −2Vdc; (c) output voltage = −3Vdc; (d) output voltage = −4 Vdc.
Figure 18. Negative sequences for synthesizing the nine-level output voltage. (a) output voltage = −Vdc; (b) output voltage = −2Vdc; (c) output voltage = −3Vdc; (d) output voltage = −4 Vdc.
Energies 15 05857 g018
Figure 19. Simulation diagram of the proposed nine-level, seven-switch topology.
Figure 19. Simulation diagram of the proposed nine-level, seven-switch topology.
Energies 15 05857 g019
Figure 20. Simulation diagram (PV group) of a PV system with a boost converter.
Figure 20. Simulation diagram (PV group) of a PV system with a boost converter.
Energies 15 05857 g020
Figure 21. V-I and P-V characteristics of the PV system under PSC.
Figure 21. V-I and P-V characteristics of the PV system under PSC.
Energies 15 05857 g021
Figure 22. Simulation diagram of a cascaded multilevel control approach.
Figure 22. Simulation diagram of a cascaded multilevel control approach.
Energies 15 05857 g022
Figure 23. Phase-disposition PWM for seven switches with nine levels. (a) Simulation diagram of DPPWM, (b) carrier signals with the reference signal, and (c) pulse signals for seven-switch (S1 to S7) of the proposed nine-level MLI.
Figure 23. Phase-disposition PWM for seven switches with nine levels. (a) Simulation diagram of DPPWM, (b) carrier signals with the reference signal, and (c) pulse signals for seven-switch (S1 to S7) of the proposed nine-level MLI.
Energies 15 05857 g023
Figure 24. Output voltage, current, and power of each PV group.
Figure 24. Output voltage, current, and power of each PV group.
Energies 15 05857 g024
Figure 25. Nine-level output voltage of the proposed topology.
Figure 25. Nine-level output voltage of the proposed topology.
Energies 15 05857 g025
Figure 26. An output current of the proposed topology.
Figure 26. An output current of the proposed topology.
Energies 15 05857 g026
Figure 27. FFT spectrum of the output voltage before filtering.
Figure 27. FFT spectrum of the output voltage before filtering.
Energies 15 05857 g027
Figure 28. Output voltage and current of the proposed topology after minimal filtering.
Figure 28. Output voltage and current of the proposed topology after minimal filtering.
Energies 15 05857 g028
Figure 29. FFT spectrum of the output voltage after filtering.
Figure 29. FFT spectrum of the output voltage after filtering.
Energies 15 05857 g029
Figure 30. Output voltage and current of the proposed topology with R = 10 Ω and L = 1 mH.
Figure 30. Output voltage and current of the proposed topology with R = 10 Ω and L = 1 mH.
Energies 15 05857 g030
Figure 31. Output voltage of the proposed topology under PCS.
Figure 31. Output voltage of the proposed topology under PCS.
Energies 15 05857 g031
Figure 32. Output current of the proposed topology under PCS.
Figure 32. Output current of the proposed topology under PCS.
Energies 15 05857 g032
Figure 33. FFT spectrum of the output voltage under PSC.
Figure 33. FFT spectrum of the output voltage under PSC.
Energies 15 05857 g033
Table 1. Switching states and output voltages for the proposed inverter.
Table 1. Switching states and output voltages for the proposed inverter.
LevelS1S2S3S4S5S6S7Output Voltage
10010100Vdc
201001002 Vdc
310001003 Vdc
400001104 Vdc
500000000
61001000−Vdc
70101000−2 Vdc
80011000−3 Vdc
90001001−4 Vdc
Table 2. PV panel specifications and parameters of the simulated system with boost converters.
Table 2. PV panel specifications and parameters of the simulated system with boost converters.
ParameterValue
Kyocera KC200GT PV solar panel2 Series × 10 Parallel
Maximum power200 W
Open-circuit voltage (Voc)32.9 V
Short-circuit current (Isc)8.21 A
Voltage at maximum power point (Vmp)26.3 V
Current at maximum power point (Imp)7.61 A
Inductor (L)   0.1   mH  
Output capacitance ( C o u t ) 3000   μ F
Duty ratio (d)0.5
Vin boost converter 52 V
Vout boost converter100 V
Table 3. Comparison of the proposed MLI topology with other topologies.
Table 3. Comparison of the proposed MLI topology with other topologies.
ReferenceFigureN LevelN SwitchN DiodeN CapacitorN SourceTHD%1THD%2
[50]Figure 1916--413.636.53
[51]Figure 2771-324.353.43
[52]Figure 39 9221- 3.13
[53]Figure 4910--412.66-
[54]Figure 598-11-1.73
[55]Figure 699--213.511.12
[56]Figure 798-2114.231.19
[57]Figure 89934116.72.2
[58]Figure 9912-4117.30.33
[59]Figure 1098331-1.8
[60]Figure 119922115.637.82
[61]Figure 12910-3116.73-
[62]Figure 1398--211.431.45
[63]Figure 14910-3112.46-
[64]Figure 1591024112.15-
ProposedFigure 16a97--412.63.60
ProposedFigure 16b97-4112.63.60
Publisher’s Note: MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.

Share and Cite

MDPI and ACS Style

Al-Samawi, A.A.; Trabelsi, H. New Nine-Level Cascade Multilevel Inverter with a Minimum Number of Switches for PV Systems. Energies 2022, 15, 5857. https://0-doi-org.brum.beds.ac.uk/10.3390/en15165857

AMA Style

Al-Samawi AA, Trabelsi H. New Nine-Level Cascade Multilevel Inverter with a Minimum Number of Switches for PV Systems. Energies. 2022; 15(16):5857. https://0-doi-org.brum.beds.ac.uk/10.3390/en15165857

Chicago/Turabian Style

Al-Samawi, Ali Abedaljabar, and Hafedh Trabelsi. 2022. "New Nine-Level Cascade Multilevel Inverter with a Minimum Number of Switches for PV Systems" Energies 15, no. 16: 5857. https://0-doi-org.brum.beds.ac.uk/10.3390/en15165857

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop