Next Article in Journal
Advanced Technology for Energy, Plant Nutrients and Water Recovery at Wastewater Treatment Plants
Next Article in Special Issue
A Collaborative Modulation Method of Dual-Side Backflow Power Optimization and Zero-Voltage Switching for Dual Active Bridge
Previous Article in Journal
Comparative Life Cycle Assessment of Electric and Internal Combustion Engine Vehicles
Previous Article in Special Issue
A Distributed Harmonic Mitigation Strategy Based on Dynamic Points Incentive of Blockchain Communities
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

Novel Integrated Zeta Inverter for Standalone Applications

by
Anderson Aparecido Dionizio
,
Guilherme Masquetti Pelz
,
Leonardo Poltronieri Sampaio
* and
Sérgio Augusto Oliveira da Silva
Electrical Engineering Department, Federal University of Technology–Paraná, Cornélio Procópio 86300-000, PR, Brazil
*
Author to whom correspondence should be addressed.
Submission received: 2 May 2024 / Revised: 20 May 2024 / Accepted: 30 May 2024 / Published: 4 June 2024
(This article belongs to the Special Issue Power Electronic and Power Conversion Systems for Renewable Energy)

Abstract

:
In recent years, distributed generation systems based on renewable energy sources have gained increasing prominence. Thus, the DC/AC converters based on power electronics devices have become increasingly important. In this context, this article presents an integrated Zeta inverter for low-power conditions, which operates in continuous conduction mode (CCM), achieving efficiency greater than 95%. The proposed topology is composed of four power switches, two operating at high frequency and two operating at low frequency, i.e., at the output frequency. Compared with the topologies in the literature, these configurations make it a competitive solution from the point of view of efficiency, number of elements, and, consequently, implementation cost. The proposed converter operates as a sinusoidal voltage source for local loads and is supplied by a DC source, such as batteries or a photovoltaic array. A multi-resonant voltage controller was used to guarantee the sinusoidal voltage provided to the non-linear load while dealing with the complex dynamics of the Zeta converter in the CCM. Experimental results from a 324 W prototype show the converter’s implementation feasibility and the high efficiency of the DC/AC conversion.

1. Introduction

With the electrical energy demand increase and the growing concern about the decarbonization of the power system, distributed generation (DG) based on renewable energy sources (RES) is gaining more and more prominence, to the detriment of energy sources based on fossil fuels [1].
In this context, devices based on power electronics are a key point for this energy transition, given that the DG energy must be conditioned to be used in conjunction with the grid or to supply energy to local loads [2]. Therefore, when choosing a converter topology that integrates DG, the load is directly linked to its efficiency and cost, which are directly related to the quantity, arrangement, and quality of switches and passive elements in the converter.
When dealing with photovoltaic (PV) systems, the DC/AC converters used can be single-stage [3,4], in which the PV array is connected directly to the inverter’s DC-link, or double-stage [5,6,7], in which there is a DC/DC stage voltage adjustment between the PV array and the inverter’s DC-link. Although single-stage topologies are more efficient, as they have one less conversion stage, the PV array output voltage must be equal to the inverter DC-link voltage, which implies many PV panels in series and partial shading problems [8], in addition to the impossibility of using them at low powers. On the other hand, in addition to reduced efficiency, double-stage topologies tend to be more expensive due to the increase in the number of active and passive components [9,10,11]. In this context, low-power integrated converters have been gaining prominence for various DC/AC conversion applications, as they simultaneously increase the input voltage and synthesize sinusoidal voltages/currents at the output. Thus, integrated converters make it possible to improve conversion efficiency and minimize converter volume and costs [12,13].
Integrated converters based on the Zeta converter have been proposed in the literature. In [10], an isolated converter operating in the continuous conduction mode (CCM) was proposed. This converter uses five power switches, two inductors, and a high-frequency transformer. According to the authors, the converter efficiency around the nominal power was approximately 93%. Also operating in CCM, in [11], an isolated bridgeless Zeta inverter was proposed. The topology comprises five power switches, a high-frequency transformer, and an LCL output filter. Considering the dynamic response of the proposed converter, which is influenced by a right half-plane zero, the output is controlled using a repetitive controller. In [14], a non-isolated integrated inverter based on Zeta topology is proposed, which operates without an electrolytic input capacitor. Despite the absence of an electrolytic capacitor and the ability to reject common mode current, the inverter topology utilizes six power switches, three diodes, and two inductors, besides needing a specific modulation strategy.
This paper aims to contribute to the scenario of renewable energy by proposing a novel low-power integrated inverter based on the Zeta converter, named single-phase integrated Zeta inverter (SP-IZI). The converter is composed of four switches, two of which operate at high frequency, while the other two operate at low frequency, more specifically at the frequency of the output voltage. In this paper, the converter is presented to operate as a sinusoidal voltage source in standalone mode, which is helpful in supplying local loads from a DC voltage source, such as a PV array or a battery.
This converter is the evolution of Zeta-based integrated inverters. In [15], the converter operates as a current source, injecting energy into the grid and into the discontinuous conduction mode (DCM). However, this integrated inverter employs series diodes connected to the input inductors, leading the system to present high voltages on the power switches, limiting the overall system operation. In [16], the converter was modified to solve this problem. However, the converter also operates in the DCM and is grid-tied as a current source.
The Zeta-based integrated inverter was also presented in [17], operating as a standalone sinusoidal voltage source for autonomous GD/battery systems. However, the operation in the DCM can be represented by less complex and challenging mathematical models from the point of view of the output voltage controller. However, using the converter in the CCM for the same power level reduces the RMS value of the currents in the power switches and diodes, which indicates a more efficient operation once the elevated RMS currents are related to conduction losses. Nonetheless, this article proposes the SP-IZI converter operating in the CCM, making it more efficient than previous proposals [15,16,17] and able to operate as a sinusoidal voltage source for local loads. At the same time, the proposed controller overcomes the difficulties in controlling the output voltage without the need to measure the output inductor current.
The SP-IZI topology proposed in this paper also presents some advantages when compared to [10,11,14], such as: (i) fewer switching devices and gate drivers; (ii) reduced costs by using fewer switching/gate-driver devices; and (iii) the use of a high-frequency transformer is not necessary for the system operation. Therefore, as the proposed SP-IZI employs unidirectional power switches, the inverter works with characteristics similar to those of the traditional Zeta converter.
Given the phase margin characteristics of the Zeta converter transfer function, the sinusoidal output voltage was controlled using a proportional–integrative multi-resonant controller. Thus, obtaining output voltage with low total harmonic distortion (THD) was possible even when operating with a non-linear load. The complete analysis, performance, efficiency, and development of the proposed SP-IZI are evaluated and validated via the experimental results.
This paper is organized as follows: Section 2 describes the SP-IZI topology and its operation in CCM, while Section 3 presents the switching logic and the mathematical modeling of the converter and the voltage controller. Section 4 presents and discusses the experimental results, and Section 5 presents the conclusions.

2. Description of the Integrated Zeta Inverter

The proposed SP-IZI operates in a symmetrical converter structure, as shown in Figure 1. This integrated inverter is deployed by integrating two modified Zeta converters. Each structure operates for the respective positive and negative half-wave cycles, defined by the actuation of the complementary low-frequency switches S 2 and S 4 . The proposed topology can generate an AC-regulated voltage in its output.

2.1. Positive Half-Wave Cycle

In the positive half-wave cycle, the low-frequency S 2 is turned on, and the Zeta converter related to the positive half-wave cycle (Zeta 1) is operational with its high-frequency S 1 switch. In this case, the switches S 3 and S 4 are switched off. However, considering the D 2 diode in series with S 2 , the SP-IZI operating in the CCM presents two stages of operation for each high-frequency switching period, as shown in Figure 2. Considering the operation at the high switching frequency, the operation stages of the SP-IZI are similar to those of the traditional Zeta converter.
The first operation stage ( D p T s ) starts when the switch S 1 is turned on, when the energy flows through the diode D 1 and, in consequence, magnetizes the inductor L m 1 . However, the diode D 2 is inverse-polarized, and its current is equal to zero. The voltage across the inductor L m 1 is equal to the voltage in the capacitor C d c 1 , i.e., ideally half of the input voltage V i n , defining the first equation. Already, the inductor L o is magnetized by the sum of the voltages across the capacitors C d c 1 , C 1 and C o , i.e., v L o = v C d c 1 + v C 1 v C o . The inductor L m 2 is magnetized by the voltage across capacitors C d c 1 , C 1 and C 2 , i.e., V L m 2 = v C d c 1 + v C 1 v C 2 . The equivalent electrical circuit of this operation interval is presented in Figure 2a.
The second interval ( D p T s ) starts when the switch S 1 is turned off, blocking the diode D 1 . In this interval, the inductor L m 1 is demagnetized, transferring its accumulated energy to the capacitor C 1 through the switch S 2 and the diode D 2 . Thus, the voltage on the inductor L m 1 is the same as that of the capacitor C 1 , while the voltage across the inductor L o is the same as the voltage in the output capacitor C o , and the voltage across inductor Lm2 equals the capacitor C2 voltage. This interval can be seen in Figure 2b.

2.2. Negative Half-Wave Cycle

In the negative half-wave cycle, the low-frequency S 4 is turned on, and the Zeta converter related to the negative half-wave cycle (Zeta 2) is operational with its high-frequency switch S 3 . In this case, the switches S 1 and S 2 are switched off. In the same way as for the positive half-wave cycle, the diode D 4 in series with S 4 operates in a complementary way to the power switch S 3 , and the SP-IZI operating in the CCM presents two stages of operation, as shown in Figure 3.
The first operation interval ( D n T s ) of the negative half-wave cycle starts when the switch S 3 is commuted on; here, the diode D 3 is forward-biased and, in consequence, magnetizes the inductor L m 2 . During this interval, the diode D 4 is reverse-biased. The voltage across the inductor L m 2 is equal to the voltage across the capacitor C d c 2 , ideally half of the input voltage. Already, the inductor L o is magnetized by the sum of the voltages across the capacitors C C d c 2 , C 2 and C o , i.e., v L o = v C d c 2 + v C 2 v C o . The inductor L m 1 is magnetized by the sum of the voltages across the capacitors C C d c 2 , C 1 and C 2 , resulting in v L m 1 = v C 1 + v C 2 v C d c 2 . The equivalent electrical circuit of this operation interval is presented in Figure 3a.
The second interval ( D n T s ) starts when the switch S 3 is turned off, blocking the diode D 3 and turning on the diode D 4 . In this interval, the inductor L m 2 is demagnetized, transferring its accumulated energy to the capacitor C 2 through the switch S 4 and the diode D 4 . Thus, the voltage on the inductor L m 2 is the same as that of the capacitor C 2 , while the voltage across the inductor L o is the same as the voltage in the output capacitor C o . This interval can be seen in Figure 3b.

3. Output Voltage Control of SP-IZI

The SP-IZI operates with two high-frequency and two low-frequency power switches. Thus, Figure 4 presents a block diagram of the proposed converter’s switching logic. As can be seen, the decision criterion for defining the switches and, consequently, the converter in operation is the sign of output voltage reference signal. This sinusoidal signal is self-generated and has 60 Hz. When it operates in its positive half-cycle, the Zeta 1 converter switches (see Figure 1) are in operation. When the output voltage reference is negative, the Zeta 2 converter switches operate. In this way, the low-frequency switches operate at the output voltage frequency. On the other hand, high-frequency switches are driven by a PWM modulator, with modulating signal d generated by the controller. Finally, this control signal d is rectified before being compared with the sawtooth-shaped carrier.
In this paper, the SP-IZI is controlled to operate as an AC single-phase voltage source, delivering an AC-regulated voltage to the load. The mathematical model that represents the output voltage v C o from the duty-cycle d was achieved from the SP-IZI equivalent circuit, which can be obtained considering that both Zeta-modified converters operate symmetrically. The high-frequency equivalent circuit of the SP-IZI converter is shown in Figure 5. It is important to highlight that the low-frequency switches are disregarded. This circuit considers the equivalent inductance L m = ( L m 1 L m 2 ) / ( L m 1 + L m 2 ) and capacitance C a = ( C 1 + C 2 ) .
From this circuit, it is possible to obtain the differential equations representing the circuits formed in the two operation stages. All the elements were considered as ideal. When the high-frequency switch is turned on, the equations for the derivatives of states are presented below:
i L m ˙ i L o ˙ v C a ˙ v C o ˙ x ˙ = 0 0 0 0 0 0 1 L o 1 L o 0 1 C a 0 0 0 1 C o 0 1 R o C o A D i L m i L o v C a v C o x + 1 L m 1 L o 0 0 B D V i n 2 u
On the other hand, when the high-frequency switch is turned off, the diode is forward-biased. Thus, the equations for the derivatives of states are shown below.
i L m ˙ i L o ˙ v C a ˙ v C o ˙ x ˙ = 0 0 1 L m 0 0 0 0 1 L o 1 C a 0 0 0 0 1 C o 0 1 R o C o A D i L m i L o v C a v C o x + 0 0 0 0 B D V i n 2 u
The small-signal modeling technique [18] was applied to obtain the small-signal model of the converter. The variables in capital letters are the values calculated in the nominal operation point of the converter. In this analysis, D is the complementary value of the nominal duty-cycle D , calculated as D = 1 D .
i ^ L m ˙ i ^ L o ˙ v ^ C a ˙ v ^ C o ˙ x ^ ˙ = 0 0 D L m 0 0 0 D L o 1 L o D C a D C a 0 0 0 1 C o 0 1 R o C o A ^ i ^ L m i ^ L o v ^ C a v ^ C o x ^ + V g + V C a L m D L m V g + V C a L o D L o 0 0 0 0 B ^ d ^ v ^ g u ^ y ^ = 0 0 0 1 C ^ i ^ L m i ^ L o v ^ C a v ^ C o x ^
From the state-space model (3), it is possible to obtain the small signal transfer function of the output voltage v ^ C o from the duty-cycle d ^ by applying it in (4) [19]:
G v d s = v ^ C o s d ^ s = C ^ s I A ^ 1 B ^
where s is the Laplace variable and I is an identity matrix with the dimension of A ^ .
Thus, in terms of the converter parameters, the transfer function G v d s is presented below.
G v d s = v ^ C o s d ^ s = R o V C a + V i n 2 C a L m s 2 + D 2 + D D C a C o L m L o s 4 + C a L m L o s 3 + C o L o R o D 2 + C a L m R o + C o L m R o D 2 s 2 + L o D 2 + L m D 2 s + D 2 R o
Considering the converter parameters presented in Table 1, the transfer function’s open loop frequency response is presented in Figure 6a. As can be seen, there is a range at low frequencies in which the system can be controlled with a proportional–integral (PI) controller since the open-loop phase of the system is between 0 ° and 180 ° [20]. Therefore, a PI voltage controller was used to ensure adequate settling time during transients and the rejections of harmonic components over a wide range of frequencies. On the other hand, the PI controller cannot provide a null steady-state error for sinusoidal references, or even the complete rejection of harmonic disturbances caused by non-linear load currents. Thus, a first-, third-, fifth-, or seventh-order multi-resonant (MR) controller was added in parallel to the PI controller, yielding a PI-MR controller [21]. The controller transfer function G c ( s ) is presented below.
G c s = G P I s + G M R s = K P + K I s + n = 1 7 K n s s 2 + 2 π n f 2
The PI controller was designed with specifications of a 0 dB crossover frequency f 0 and a phase margin of γ . The gains were obtained with the methodology presented in [20]. The design specifications and gains of the controllers are presented in Table 1. Figure 6a presents the controller’s open-loop frequency response. In the 0 dB crossover frequency ( f 0 ) , the controller’s gain compensates for the gain of the open loop system. At the same time, at resonant frequencies, the controllers guarantee gains tending to infinity. Thus, as shown in the closed-loop frequency response presented in Figure 6b, the system is stable and presents gains and phases equal to zero at the resonance frequencies. At the same time, there is a wide passband with the gain close to 0 dB and a small phase delay, indicating that the PI controller acts at frequencies with no tuned resonant controllers.
The block diagram of the control system is presented in Figure 7. As can be seen, the output reference voltage signal is obtained with a self-generated sinusoidal wave with the desired output frequency. Furthermore, the SP-IZI presents a split-capacitor structure in its DC-link. Thus, it is necessary to implement a voltage unbalance controller to prevent the DC-link capacitor voltages from diverging [22]. We implemented a proportional controller with unitary gain K P u n b .

4. Experimental Results

A 324 W prototype was developed to experimentally evaluate the proposed SP-IZI, as shown in Figure 8a. The power switches were placed under the printed circuit board and could not be visualized. The experimental setup was deployed using discrete CoolMOS switches IPW65R037C6 (Infineon, Neubiberg, Germany) and SiC Schottky diodes FFSP2065B-F085 (OnSemi, Poenix, AZ, USA). It is important to highlight that it is a modular prototype, helpful in evaluating some other topologies. Thus, the conditioning signal system has more components than the SP-IZI control system. The block diagram of the control system implemented in discrete time is presented in Figure 8b. The voltage and current quantities were measured using LEM transducers, and the signals were conditioned by specific conditioning boards. All the controllers and algorithms were embedded into the digital signal controller TMS320F28335 (Texas Instruments, Dallas, TX, USA), and the output voltage controller was discretized using the Tustin method. The power quality indexes and system efficiency were measured by Fluke 43B and Yokogawa WT3000, respectively, while the waveforms were collected with a digital oscilloscope 190 series II (Fluke, Everett, WA, USA). The main SP-IZI parameters employed for building the experimental tests are presented in Table 1.
The topology was evaluated experimentally under several static conditions, considering resistive loads. This paper shows the waveforms of the tests with the resistive loads of 162 W and 324 W, as well as a test with a resistive load of 162 W in parallel with a single-phase rectifier followed by an RC Load (200 Ω and 100 μF), forming a non-linear load.
Figure 9 presents the experimental results obtained for the resistive loads mentioned above, in which the voltage and current supplied to the load are shown in conjunction with the currents of the inductors L m 1 and L m 2 . As demonstrated in Figure 9, the SP-IZI delivers a sinusoidal voltage to the loads in both conditions. The frequency spectra of the voltages supplied to the loads are shown in Figure 10. As can be seen, the output voltages are regulated and present low THD. At the same time, it is important to highlight that the main harmonic components that compose the voltage are at frequencies with no resonant controllers.
Figure 11a shows the waveforms of the output voltage and current considering the non-linear load. At the same time, the frequency spectra of these variables are shown in Figure 11b. As can be seen, the current drained by the load has a THD = 50.7%. On the other hand, the output voltage controlled by the SP-IZI reached THD = 4.2%, meeting the main power quality standards [23,24].
The efficiency of the SP-IZI operating in the CCM and as a sinusoidal voltage source was evaluated experimentally by varying the resistive load. Figure 12 shows a graph of the efficiency measured from the resistive load power. As can be observed, the efficiency is near 95% in a wide range of operation points. Thus, the SP-IZI is a suitable inverter for replacing the conventional cascade association of the DC/DC step-up converter with the voltage source inverter.
Figure 13 shows the losses in each element of the converter and their percentage value concerning the whole, with the integrated inverter operating at nominal power. The values were obtained by measuring the currents and voltages of the elements in computational simulations and applying them to the specifications determined in the datasheets of the power switches and diodes.
As can be seen, around 33% of the losses are associated with the high-frequency switches S 1 and S 3 , where 3.18 W is related to conduction losses and 1.61 W is related to the commutation losses. In the diodes D 2 and D 4 , which are complementary to high-frequency switches, the losses represent 31%, divided into 2.35 W for conduction losses and 2.10 W for switching losses. In addition, the diodes placed in series with the high-frequency switches ( D 1 and D 3 ) are responsible for 21% of the overall losses. On the other hand, it is possible to verify that the losses associated with the low-frequency switches represent less than 6% of the losses, mainly related to conduction losses. Finally, all inductors’ core and windings losses correspond to less than 8% of the overall losses.
Table 2 summarizes a comparative analysis between the SP-IZI and the main similar inverters available in the literature, considering the number of devices in each topology and its efficiency, focusing on topologies that operate with low voltages in their inputs. As can be seen, the topologies [7,14,25,26] that obtain an efficiency greater than or equal to 96% have more power switches than the proposed topology. On the other hand, the topology [27] has the same number of switches and fewer inductors and diodes. However, its efficiency is limited to 94%.
From an implementation cost perspective, the inverters use distinct quantities of active and passive components, which generate different costs. In this way, a direct cost comparison may be unrepresentative. However, some similarities are found when analyzing the models of switches and diodes used in the converter presented in Table 2.
This paper and the topologies proposed in [7,25,26,27] employ switches around 600–650 V and a maximum collector current between 40 and 53.5 A. The topology proposed in [25] uses a high-speed IGBT with a fast and soft recovery antiparallel diode presenting 650 V of breakdown and a maximum collector current of 53.5 A. This IGBT is enough for the mentioned works, and was considered in the cost comparison of these topologies. In [26], distinct switches were considered, with 150 V as the maximum voltage and 50 A as the maximum current. The other one presents 650 V and 11 A maximum voltage and current, respectively, totaled for the six switches in this topology. Finally, [14] uses switches of 1200 V and 40 A maximum.
Those used in SP-IZI and [27] are similar as regards their diodes. However, [27] uses diodes that tolerate 650 V and 30 A, while the diodes in this paper present the maximum as 650 V and 20 A. Thus, the diode used in [27] is adopted for the cost comparison. Additionally, Table 3 also includes costs related to capacitors and inductors. The costs involving capacitors are estimated based on the capacitance and application, i.e., whether it is a coupling capacitor or used in the DC-link.
On the other hand, the costs for the inductors consider the inductance. Generally, an inductor with elevated inductance needs a bulkier core and windings, increasing costs. Table 3 summarizes the main costs and exhibits the values per unit (pu).
Concerning the topology proposed in [7], which obtains slightly higher efficiency and slightly lower cost than the proposed SP-IZI, it is necessary to consider that such a topology uses twice as many power switches as the topology proposed in this paper. Thus, the number of components required to drive all the power switches, as well as the largest capacity required from the microcontroller to activate it, also need to be bigger. At the same time, the output voltage of this converter is composed of many high-frequency components. Thus, considering Table 2 and Table 3, it can be concluded that the SP-IZI integrated converter is an option that has good efficiency ratio for the number of active and passive components.
Finally, the experimental dynamic result is presented in Figure 14, with a 70 W power load step (140 W to 210 W). As can be seen, the output voltage presents as transient when the load is connected. However, there is no discernible long-term transient. Figure 14 also shows the voltages v d c 1 and v d c 2 of the DC-link capacitors. As can be seen, as a characteristic of a split-capacitor DC-link inverter, the voltages v d c 1 and v d c 2 oscillate at the output frequency [28]. It is also possible to verify that the voltages are balanced, indicating the operation of the voltage-unbalance controller with zero error in a steady state.

5. Conclusions

This paper has proposed a new integrated inverter (SP-IZI) for grid-isolated applications, combining two modified Zeta converters to replace the traditional two-stage converter system, in which a step-up DC-DC converter was associated with a voltage source inverter.
The proposed integrated inverter has been detailed by presenting and analyzing its topological states. Although it has four power switches, two operate at the output voltage frequency, which facilitates analysis and switching logic, in addition to reducing switching losses. Then, the converter was mathematically modeled from its equivalent model, and a proportional–integrative plus a multi-resonant controller was designed and used to control the output voltage without the need to measure the output inductor current.
Static and dynamic experimental results have been presented to evaluate the feasibility of the proposed SP-IZI. The inverter provided sinusoidal voltage with a low THD for linear and non-linear loads. At the same time, data were presented on the converter’s efficiency at various load powers. The converter achieved close to 95% efficiency with a wide range of powers. A comparative study on the implementation cost of the converter proposed in this article and the main topologies proposed in the literature is also presented, from which it has been possible to conclude that the proposed converter obtains good ratios between implementation cost, efficiency, and number of components. Finally, the dynamic results demonstrate that the employed controller was effective, since it was stable and achieved an adequate establishment time in response to load variations.

Author Contributions

A.A.D., G.M.P., L.P.S. and S.A.O.d.S. contributed equally to this paper. All authors have read and agreed to the published version of the manuscript.

Funding

This research was funded by CNPq, process no. 308620/2021-6 and 304707/2021-0. This study was financed in part by the Coordenação de Aperfeiçoamento de Pessoal de Nível Superior-Brazil (CAPES)-Finance Code 001.

Data Availability Statement

The original contributions presented in the study are included in the article, further inquiries can be directed to the corresponding author/s.

Conflicts of Interest

The authors declare no conflicts of interest.

References

  1. REN21. Renewables 2022 Global Status Report; REN21: Paris, France, 2022; Available online: https://www.ren21.net/wp-content/uploads/2019/05/GSR2022_Full_Report.pdf (accessed on 19 May 2024).
  2. Tang, Z.; Yang, Y.; Blaabjerg, F. Power Electronics: The Enabling Technology for Renewable Energy Integration. CSEE J. Power Energy Syst. 2022, 8, 39–52. [Google Scholar] [CrossRef]
  3. Yazdani, A.; Dash, P.P. A Control Methodology and Characterization of Dynamics for a Photovoltaic (PV) System Interfaced with a Distribution Network. IEEE Trans. Power Deliv. 2009, 24, 1538–1551. [Google Scholar] [CrossRef]
  4. Wu, L.; Zhao, Z.; Liu, J. A Single-Stage Three-Phase Grid-Connected Photovoltaic System with Modified MPPT Method and Reactive Power Compensation. IEEE Trans. Energy Convers. 2007, 22, 881–886. [Google Scholar] [CrossRef]
  5. Femia, N.; Petrone, G.; Spagnuolo, G.; Vitelli, M. A Technique for Improving P&O MPPT Performances of Double-Stage Grid-Connected Photovoltaic Systems. IEEE Trans. Ind. Electron. 2009, 56, 4473–4482. [Google Scholar] [CrossRef]
  6. Gautham, T.N.; Reddivari, R.; Jena, D. Semi-λ Type Single Phase Differential Boost Inverter with High Voltage Gain. IEEE Trans. Circuits Syst. II Express Briefs 2023, 70, 1495–1499. [Google Scholar] [CrossRef]
  7. Anand, V.; Singh, V.; Mohamed Ali, J.S. Dual Boost Five-Level Switched-Capacitor Inverter with Common Ground. IEEE Trans. Circuits Syst. II Express Briefs 2023, 70, 556–560. [Google Scholar] [CrossRef]
  8. Ishaque, K.; Salam, Z.; Amjad, M.; Mekhilef, S. An Improved Particle Swarm Optimization (PSO)-Based MPPT for PV with Reduced Steady-State Oscillation. IEEE Trans. Power Electron. 2012, 27, 3627–3638. [Google Scholar] [CrossRef]
  9. De Freitas Takami, M.H.; Silva, S.A.O.; Sampaio, L.P. Dynamic Performance Comparison Involving Grid-Connected PV Systems Operating with Active Power-Line Conditioning and Subjected to Sudden Solar Irradiation Changes. IET Renew. Power Gener. 2019, 13, 587–597. [Google Scholar] [CrossRef]
  10. Surapaneni, R.K.; Rathore, A.K. A Single-Stage CCM Zeta Microinverter for Solar Photovoltaic AC (PVAC) Module. In Proceedings of the 2015 IEEE Energy Conversion Congress and Exposition, ECCE 2015, Montreal, QC, Canada, 20–24 September 2015; pp. 3271–3277. [Google Scholar] [CrossRef]
  11. Han, B.; Jo, S.W.; Kim, N.G.; Lai, J.S.; Kim, M. Bridgeless Hybrid-Mode Zeta-Based Inverter: Dynamic Modeling and Control. IEEE Trans. Power Electron. 2021, 36, 7233–7249. [Google Scholar] [CrossRef]
  12. Gayen, P.K.; Das, S. An Enhanced Ultra-High Gain Active-Switched Quasi Z-Source Inverter. IEEE Trans. Circuits Syst. II Express Briefs 2022, 69, 1517–1521. [Google Scholar] [CrossRef]
  13. Bheemraj, T.S.; Anil Kumar, Y.; Karthikeyan, V.; Pragaspathy, S. A Hybrid Structured High Step-Up DC-DC Converter for Integration of Energy Storage Systems in Military Applications. IEEE Trans. Circuits Syst. II Express Briefs 2023, 70, 1545–1549. [Google Scholar] [CrossRef]
  14. Wang, L.; Shan, M. A Novel Single-Stage Common-Ground Zeta-Based Inverter with Nonelectrolytic Capacitor. IEEE Trans. Power Electron. 2022, 37, 11319–11331. [Google Scholar] [CrossRef]
  15. Sampaio, L.P.; Costa, P.J.S.; da Silva, S.A.O. Modified Zeta Inverter Intended for Single-Phase Grid-Tied Photovoltaic System. Sustain. Energy Technol. Assess. 2022, 52, 102076. [Google Scholar] [CrossRef]
  16. Dionizio, A.A.; Sampaio, L.P.; da Silva, S.A.O.; Machado, S.d.J.M. Grid-Tied Single-Phase Integrated Zeta Inverter for Photovoltaic Applications. Energies 2023, 16, 3622. [Google Scholar] [CrossRef]
  17. Dionizio, A.A.; Sampaio, L.P.; da Silva, S.A.O. Inversor Integrado Zeta Para Aplicações Em Sistemas Autonômos Monofásicos de Geração de Energia. Eletrônica De Potência 2022, 27, 313–324. [Google Scholar] [CrossRef]
  18. Erickson, R.W.; Maksimovic, D. Fundamentals of Power Electronics, 2nd ed.; Kluwer Academic: Boulder, CO, USA, 2004. [Google Scholar]
  19. Ogata, K. Modern Control Engineering, 5th ed.; Prentice Hall: Upper Saddle Tiver, NJ, USA, 2010. [Google Scholar]
  20. Angélico, B.A.; da Silva, S.A.O.; Campanhol, L.B.G. Proportional–Integral/Proportional–Integral-Derivative Tuning Procedure of a Single-Phase Shunt Active Power Filter Using Bode Diagram. IET Power Electron. 2014, 7, 2647–2659. [Google Scholar] [CrossRef]
  21. Pelz, G.M.; Silva, S.A.O.; Sampaio, L.P. Comparative Analysis Involving PI and State-Feedback Multi-Resonant Controllers Applied to the Grid Voltage Disturbances Rejection of a Unified Power Quality Conditioner. Electr. Power Energy Syst. 2020, 115, 105481. [Google Scholar] [CrossRef]
  22. Santos, R.J.M.; Cunha, J.C.; Mezaroba, M. A Simplified Control Technique for a Dual Unified Power Quality Conditioner. IEEE Trans. Ind. Electron. 2014, 61, 5851–5860. [Google Scholar] [CrossRef]
  23. IEEE Std. 1547-2018; Standard for Interconnection and Interoperability of Distributed Energy Resources with Associated Electric Power Systems Interfaces. IEEE Standard Association: Piscatway, NJ, USA, 2018; ISBN 9781504446396.
  24. IEC 61727; Photovoltaic (PV) Systems—Characteristics of the Utility Interface. International Electrotechnical Commission (IEC): Geneva, Switzerland, 2004.
  25. Anurag, A.; Deshmukh, N.; Maguluri, A.; Anand, S. Integrated DC-DC Converter Based Grid-Connected Transformerless Photovoltaic Inverter with Extended Input Voltage Range. IEEE Trans. Power Electron. 2018, 33, 8322–8330. [Google Scholar] [CrossRef]
  26. Han, B.; Bai, C.; Lai, J.S.; Kim, M. Control Strategy of Single-Phase Hybrid-Mode Ćuk Inverter for LVRT Capability. IEEE J. Emerg. Sel. Top. Power Electron. 2020, 8, 3917–3932. [Google Scholar] [CrossRef]
  27. Qin, L.; Hu, M.; Lu, D.D.C.; Feng, Z.; Wang, Y.; Kan, J. Buck-Boost Dual-Leg-Integrated Step-Up Inverter with Low THD and Single Variable Control for Single-Phase High-Frequency AC Microgrids. IEEE Trans. Power Electron. 2018, 33, 6278–6291. [Google Scholar] [CrossRef]
  28. Taghizadeh, S.; Hossain, M.J.; Lu, J.; Karimi-Ghartemani, M. An Enhanced DC-Bus Voltage-Control Loop for Single-Phase Grid-Connected DC/AC Converters. IEEE Trans. Power Electron. 2019, 34, 5819–5829. [Google Scholar] [CrossRef]
Figure 1. Power circuit of the proposed SP-IZI topology.
Figure 1. Power circuit of the proposed SP-IZI topology.
Energies 17 02748 g001
Figure 2. Operation intervals of the SP-IZI in the positive half-wave cycle: (a) D p T s ; (b) D p T s .
Figure 2. Operation intervals of the SP-IZI in the positive half-wave cycle: (a) D p T s ; (b) D p T s .
Energies 17 02748 g002
Figure 3. Operation intervals of the SP-IZI in the negative half-wave cycle: (a) D n T s ; (b) D n T s .
Figure 3. Operation intervals of the SP-IZI in the negative half-wave cycle: (a) D n T s ; (b) D n T s .
Energies 17 02748 g003
Figure 4. Block diagram of the modulation technique applied in the SP-IZI inverter.
Figure 4. Block diagram of the modulation technique applied in the SP-IZI inverter.
Energies 17 02748 g004
Figure 5. Equivalent high-frequency circuit of the SP-IZI converter operating as a voltage source.
Figure 5. Equivalent high-frequency circuit of the SP-IZI converter operating as a voltage source.
Energies 17 02748 g005
Figure 6. Frequency responses of the control system: (a) Open-loop frequency responses of G v d s and G c s transfer function; (b) frequency response of the control system in the closed loop.
Figure 6. Frequency responses of the control system: (a) Open-loop frequency responses of G v d s and G c s transfer function; (b) frequency response of the control system in the closed loop.
Energies 17 02748 g006
Figure 7. Block diagram of the output voltage control system.
Figure 7. Block diagram of the output voltage control system.
Energies 17 02748 g007
Figure 8. SP-IZI experimental setup: (a) experimental setup; (b) control embedded into the DSC.
Figure 8. SP-IZI experimental setup: (a) experimental setup; (b) control embedded into the DSC.
Energies 17 02748 g008
Figure 9. Experimental waveforms for 100 V/div, 5 A/div, 4 ms/div: (a) 162 W resistive load; (b) 324 W resistive load.
Figure 9. Experimental waveforms for 100 V/div, 5 A/div, 4 ms/div: (a) 162 W resistive load; (b) 324 W resistive load.
Energies 17 02748 g009
Figure 10. Frequency spectrum of the output voltage: (a) 162 W resistive load; (b) 324 W resistive load.
Figure 10. Frequency spectrum of the output voltage: (a) 162 W resistive load; (b) 324 W resistive load.
Energies 17 02748 g010
Figure 11. Experimental results for the non-linear load (50 V/div, 5 A/div, 4 ms/div): (a) waveforms of output voltage and current; (b) THD of the output voltage and current.
Figure 11. Experimental results for the non-linear load (50 V/div, 5 A/div, 4 ms/div): (a) waveforms of output voltage and current; (b) THD of the output voltage and current.
Energies 17 02748 g011
Figure 12. SP-IZI experimental efficiency.
Figure 12. SP-IZI experimental efficiency.
Energies 17 02748 g012
Figure 13. Distribution of losses in each SP-IZI device, operating at nominal power.
Figure 13. Distribution of losses in each SP-IZI device, operating at nominal power.
Energies 17 02748 g013
Figure 14. Experimental dynamic results in a 140 W to 210 W power load step ( v C o : 100 V/div. i o : 2 A/div. v d c 1 ,   v d c 2 : 2 V/div, 4 ms/div).
Figure 14. Experimental dynamic results in a 140 W to 210 W power load step ( v C o : 100 V/div. i o : 2 A/div. v d c 1 ,   v d c 2 : 2 V/div, 4 ms/div).
Energies 17 02748 g014
Table 1. SP-IZI specifications.
Table 1. SP-IZI specifications.
ParameterValue
Nominal Output RMS Voltage V o = 127   V
Output Voltage Frequency f = 60   H z
Switching Frequency f s = 50   k H z
Sampling Frequency A/D Converter f a = 60   k H z
Input DC-Link Capacitance C d c 1 = C d c 2 = 4500   μ F
Nominal Input DC-Link Voltage v i n = 170   V
Input Inductive Filter L m 1 = L m 2 = 200   μ H
Output Inductive Filter L o = 1.5   m H
Coupling Capacitances C 1 = C 2 = 1   μ F
Output Capacitance C o = 1.5   μ F
Equivalent Capacitor Nominal Voltage V C a = V o 2   V
Nominal Duty-Cycle D = 0.5991
Nominal Power P = 324   W
Output Voltage Control System 0 dB Crossover Frequency f 0 = 500   H z
Output Voltage Control System Phase Margin γ = 89.99 °
Output Voltage Control System Proportional Gain K P = 1.4522.10 4
Output Voltage Control System Integral Gain K I = 5.7906
DC-Link Unbalance Controller Proportional Gain K P u n b = 1
Gains of the Resonant Controllers K 1 = K 3 = K 5 = K 7 = 5 3
Table 2. Comparative analysis involving SP-IZI and others.
Table 2. Comparative analysis involving SP-IZI and others.
Integrated InverterNumber of SwitchesNumber of DiodesNumber of InductorsEfficiencyTHD of the Output Variable
at Nominal Power
Single-Phase Integrated Zeta Inverter
(SP-IZI)
44395.06%Voltage source
3.2 %
Five-level common ground type (5L-CGT) [7]80196.54%Not shown; voltage source output with high-frequency components
Buck-Boost Integrated Step-Up Inverter [27]42294%Voltage source
~ 2 %
Transformerless Integrated DC–DC
Converter [25]
91296.13%Active parallel power filter
i s = 4.1 %
Cuk module-integrated inverter (MII) [26]61296.5%Grid-tied current source;
simulation results, i s ~ 2.15 %
A Novel Single-Stage Common-Ground Zeta-Based Inverter [14]63296.5%Grid-tied current source,
i s = 3.4 % 3.9 %
Table 3. Comparative estimated cost per unit involving SP-IZI and others.
Table 3. Comparative estimated cost per unit involving SP-IZI and others.
Integrated InverterSwitchesDiodesInductorsCapacitorsTotal
Single-Phase Integrated Zeta Inverter
(SP-IZI)
0.19 pu0.46 pu0.33 pu0.01 pu1.00 pu
Five-level common ground type
(5L-CGT) [7]
0.38 pu0.00 pu0.42 pu0.17 pu0.97 pu
Buck-Boost Integrated Step-Up Inverter [27]0.19 pu0.23 pu0.62 pu0.03 pu1.07 pu
Transformerless Integrated DC–DC
Converter [25]
0.43 pu0.13 pu0.82 pu0.03 pu1.41 pu
Cuk module-integrated inverter (MII) [26]0.31 pu0.04 pu0.80 pu0.02 pu1.17 pu
A Novel Single-Stage Common-Ground Zeta-Based Inverter [14]0.55 pu0.17 pu1.06 pu0.13 pu1.91 pu
Disclaimer/Publisher’s Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.

Share and Cite

MDPI and ACS Style

Dionizio, A.A.; Pelz, G.M.; Sampaio, L.P.; da Silva, S.A.O. Novel Integrated Zeta Inverter for Standalone Applications. Energies 2024, 17, 2748. https://0-doi-org.brum.beds.ac.uk/10.3390/en17112748

AMA Style

Dionizio AA, Pelz GM, Sampaio LP, da Silva SAO. Novel Integrated Zeta Inverter for Standalone Applications. Energies. 2024; 17(11):2748. https://0-doi-org.brum.beds.ac.uk/10.3390/en17112748

Chicago/Turabian Style

Dionizio, Anderson Aparecido, Guilherme Masquetti Pelz, Leonardo Poltronieri Sampaio, and Sérgio Augusto Oliveira da Silva. 2024. "Novel Integrated Zeta Inverter for Standalone Applications" Energies 17, no. 11: 2748. https://0-doi-org.brum.beds.ac.uk/10.3390/en17112748

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop