Next Article in Journal
A Hardware Trojan-Detection Technique Based on Suspicious Circuit Block Partition
Previous Article in Journal
An IoT-Based Framework and Ensemble Optimized Deep Maxout Network Model for Breast Cancer Classification
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

Performance Evaluation of SiC-Based Two-Level VSIs with Generalized Carrier-Based PWM Strategies in Motor Drive Applications

1
School of Microelectronics, Xidian University, Xi’an 710071, China
2
Department of Electrical Engineering, Shanghai Jiao Tong University, Shanghai 200240, China
*
Author to whom correspondence should be addressed.
Submission received: 16 November 2022 / Revised: 4 December 2022 / Accepted: 7 December 2022 / Published: 12 December 2022
(This article belongs to the Topic Power Electronics Converters)

Abstract

:
Currently, silicon carbide (SiC) MOSFETs are several times higher in cost than the equivalent silicon (Si)-IGBTs; however, the gains in power conversion efficiency, simplification of thermal management, and energy savings in general bring the advantages of lower total cost of ownership. The implementation of discontinuous PWM (DPWM) techniques for controlling the motor drive brings further reductions for the semiconductor switching losses; however, most existing techniques have limited performance on the optimized clamping region, particularly at a low power factor, which is a common operation condition for motor drives employing the widely used V / f control, particularly at partial- or low-load conditions. This paper evaluates the performance of a SiC-based two-level voltage-source inverter (2L-VSI) motor drive operated with generalized carrier-based PWM methods. Theoretical analysis and experimental measurements are conducted in a 2.2 kW heatsink-less 2L-VSI prototype and induction machine, which demonstrates that the minimum switching losses DPWM (MSL-DPWM) is the most favorable solution in practice in terms of the achievable power conversion efficiency and harmonic distortions and also produces the least common-mode current, which is critical in motor drives.

1. Introduction

Three-phase two-level voltage source inverters (2L-VSIs) are undergoing fast development with wide-band-gap semiconductor devices, e.g., silicon carbide (SiC), for outstanding switching performance [1,2,3,4,5]. The remarkable benefits enabled by SiC semiconductors in motor drives include increased power efficiency and higher power density due to faster switching action, simplification in the semiconductor thermal management, and improvements on partial load energy savings when compared to the utilization of silicon (Si) devices, e.g., insulated-gate bipolar transistor (IGBT) and anti-parallel diodes [6,7].
Over the past decade, a growing industrial acceptance of the SiC technology has brought substantial operational metrics improvements; however, today, the cost of SiC MOSFETs can still be up to three- to five-times higher than that of the Si-IGBTs counterparts. Interestingly, the expected power efficiency gains, simplification of thermal management, and energy savings in general can bring marketing competitive advantages because of the achievable lower total cost of ownership (TCO) for the application user [8]. Thus, the SiC semiconductor technology can also be a suitable solution in cost-driven applications.
Several studies are available in the current literature, which presents guidelines for the converter design and the evaluation of the switching performance of SiC-based 2L-VSIs [9,10,11,12,13,14,15,16,17]. The results have shown that the SiC technology enables a 50–90% reduction in switching losses when compared to the implementation with Si-IGBTs counterparts [9]. A systematic evaluation of the switching performance of a SiC-based inverter for the induction machine drive was investigated in [11].
The power conversion efficiency of SiC MOSFET-based VSIs can be increased to 98.8% by using synchronous rectification [12]. A concise yet accurate second-order model of losses was proposed in [13] while considering the intrinsic parasitic components of the SiC MOSFET, which are meaningful for high-frequency applications. In [14], the design of a 2L-VSI using 1200-V 100-A SiC MOSFET was discussed and compared with Si IGBT-based 2L-VSI. Based on space vector PWM (SVPWM), a variable switching frequency modulation control was proposed in [15] to achieve zero voltage switching (ZVS) for a three-phase grid-connected SiC-based 2L-VSI with a unity power factor. The utilization of discontinuous PWM (DPWM) [18] for the online condition monitoring of SiC MOSFET at a high switching frequency was presented in [16]. The shaft voltage and its corresponding suppression methods were analyzed in [17].
Most of the aforementioned studies focused on the physical characteristics of the SiC devices as well as the performance improvements in terms of semiconductor losses and power density. Less attention has been paid to investigate other performance metrics that are important to both the 2L-VSI and the machine. Particularly, the influence of different PWM techniques to the overall performance of the motor drive system when the SiC semiconductor technology is employed has not been sufficiently researched.
In fact, previous studies on motor drives have concluded that, although the utilization of DPWM methods could achieve a considerable reduction of switching losses in power electronics converters [18,19,20,21,22,23,24,25], the machine harmonic losses mainly due to eddy currents in the stator become larger than those of continuous PWM methods, such as SVPWM. Therefore, there is always a compromise in the choice between the converter losses and current harmonic distortion [18].
However, in some machines, a higher switching frequency operation, enabled by the efficiency improvements with DPWM and/or the implementation of SiC semiconductors, can advantageously reduce eddy current losses [26]. This topic is somewhat less explored in the literature. Most importantly, in motor drive applications, most available publications studied the performance of 2L-VSIs based on Si IGBTs working at low switching-frequency [18,19,21,22], and limited works were found on the performance of SiC-based 2L-VSIs operating at high-frequency with different PWM strategies.
Additionally, the induction-motor-based drive system, which is widely used in industry due to its simplicity and cost savings [27,28], typically operates at partial load and a lower power factor with open-loop V / f control. This increases the 2L-VSI losses due to the higher circulating reactive power and will limit the switching losses reduction achieved by certain DPWM techniques because the optimum clamping region for the machine currents can become difficult to reach.
The contributions of this paper are listed as follows:
  • A new generalized implementation of carrier-based PWM strategy is presented where a modulation signal is generated through a unified form based on the zero-vector distribution. Different from the existing PWM methods in the literature [18,19], the proposed strategy is able to obtain the modulation signals without zero-sequence signal injection.
  • A comprehensive comparison of different performance characteristics in terms of conduction losses, switching losses, harmonic distortion, and common-mode current are investigated via both mathematical analysis and experimental evaluations.
  • The dynamic characteristics of a commercially available PCB surface-mounted SiC MOSFET is achieved through double pulse test (DPT) and the performance of a SiC-based 2L-VSI working at high switching-frequency is evaluated experimentally with an induction machine.
  • The significant issue of common-mode current in SiC-based 2L-VSI is discussed and compared between the continuous and discontinuous PWM methods operating at a high switching frequency.
The rest of the paper is divided as follows. In Section 2, the principles of a generalized carrier-based PWM are described and illustrated in detail. In Section 3, the performance characteristics of the 2L-VSI in terms of conduction and switching losses and harmonic distortion are investigated and compared via analytical models. Finally, in Section 4, a heatsink-less 2.2 kW VSI prototype and induction machine are used to evaluate the performance of the high-frequency SiC-based 2L-VSI with different carrier-based PWM strategies.

2. Generalized Carrier-Based PWM Strategies

A three-phase three-wire 2L-VSI circuit with connection to a three-phase AC motor is shown in Figure 1. Herein, the 2L-VSI is composed of six SiC MOSFETs and two series-connected DC capacitors C dc 1 and C dc 2 . In Figure 1, i a , i b , and i c represent the output currents of the inverter, and V dc is the DC-link voltage.

2.1. Implementation of Generalized Carrier-Based Modulations in a 2L-VSI

The space-vector technique-based modulation is obtained by suitably managing the inverter output voltage through the eight space vectors of the voltage associated with the eight available switching configurations. As an example in Figure 2, the vector space is divided into twelve sectors, and the space vector V ref of the sampled reference voltage is synthesized by using the two nearest active voltage vectors V 1 (100) and V 2 (110) and two zero voltage vectors V 0 and V 7 in one switching period T s according to the following equations:
V ref T s = V 1 T 1 + V 2 T 2
T 1 = 3 2 m i sin ( π 3 ω e t ) T s
T 2 = 3 2 m i sin ( ω e t ) T s
T s = T 1 + T 2 + T 0 + T 7
where T 1 and T 2 are the respective times of the applied vectors within the modulation period, and T 0 and T 7 are the times that are related to the application of zero vectors V 0 and V 7 , respectively; and m i = 2 | V ref | / V dc is the modulation index. The main difference of various PWM methods is the allocation of zero vectors V 0 and V 7 , even if it can use only one of the available zero vectors. Then, as shown in Figure 3, three-phase duty cycles d a , d b , and d c in the sector I are calculated as:
d a = ( T 0 × 0 + T 1 × 1 + T 2 × 1 + T 7 × 1 ) / T s d b = ( T 0 × 0 + T 1 × 0 + T 2 × 1 + T 7 × 1 ) / T s d c = ( T 0 × 0 + T 1 × 0 + T 2 × 0 + T 7 × 1 ) / T s
The modulation waveforms v a , v b , and v c that are set to be compared to the PWM carriers are obtained as:
v a = 2 d a 1 v b = 2 d b 1 v c = 2 d c 1
Generally, for each reference voltage V ref , the selected sector and two nearest active voltage vectors V i and V j , whose correspondingly switching states are ( S a i , S b i , S c i ) and ( S a j , S b j , S c j ), respectively, ( j > i , i = 12 j = 1 ) can be uniquely defined. A generalized representation for the duration of the two nearest active voltage vectors T i and T j in the n th sector of the hexagon in Figure 2 can be written as:
T i = 3 2 m i sin ( l π 3 ω e t ) T s
T j = 3 2 m i sin [ ω e t ( l 1 ) π 3 ] T s
T z = T s T i T j
where l = ( n + | sin n π 2 | ) / 2 is the coefficient in T i and T j .
Different distributions of T 0 and T 7 will yield different PWM modulators, and the distribution of T 0 and T 7 is:
T 7 = k T z
T 0 = T z T 7
where T z is the total duration of the action zero vectors, and 0 k 1 is the allocation factor of the zero vectors. Thereafter, the modulation waveforms v a , v b , and v c can be derived as:
v a v b v c = 2 T s S a i S a j 1 S b i S b j 1 S c i S c j 1 T i T j T 7 1 1 1
In (10), k = 0.5 yields the SVPWM with the maximum modulation index, m i = 1.15 in the linear modulation range, where the distribution of T 7 and T 0 is equal. For all of the DPWM strategies, the value of k is varied between 0 and 1 based on the sector definition in Figure 4, where the sectors filled in gray are designated as k = 1 , and in the remainder, are k = 0 .

2.2. DPWMMAX and DPWMMIN

For DPWMMAX and DPWMMIN [19], each of the three legs of the inverter is held at high state or low state for 120 of the fundamental period. k for DPWMMAX in all twelve space-vector sectors is set as 1; while k for DPWMMIN in all twelve space-vector sectors is 0. The sector definitions and modulation waveforms of DPWMMAX and DPWMMIN are shown in Figure 4a and Figure 4b, respectively.

2.3. DPWM0, DPWM1, and DPWM2

DPWMx ( x { 0 , 1 , 2 } ) consists of clamping alternatively the upper switch and the lower switch, respectively, for 60 within a fundamental period [18]. DPWM1 has clamping at the voltage reference peaks; DPWM2 has the clamping phase-shifted by 30 with respect to DPWM1; and DPWM0 has the clamping phase-shifted by + 30 with respect to DPWM1. The sector definitions and modulation waveforms of DPWMx are shown in Figure 4c, Figure 4d, and Figure 4e, respectively.

2.4. DPWM3

DPWM3 consists of four intervals of 30 clamping regions of each phase within a fundamental period [18]. The sector definitions and modulation waveforms are shown in Figure 4f.

2.5. Minimum Switching Losses DPWM (MSL-DPWM)

This strategy implements the optimal DPWM strategies in terms of minimum switching losses based on the power factor angle φ (phase-shift of the phase voltage relative to the phase current) to define the clamping phase in a fundamental period [20,22]. The sector definitions and modulation waveforms of MSL-DPWM in three different cases (only the main operating condition 0 φ 90 is presented), are shown in Figure 4g–i. The power factor angle φ can be calculated with:
φ = arccos ( v α i α + v β i β v α 2 + v β 2 · i α 2 + i β 2 )
where v α , v β and i α , i β are the phase voltage and current in the α β frame obtained through coordinate transformation. The generalized DPWM (GDPWM) studied in [18] can be regarded as the composition of MSL-DPWM when 0 | φ | 60 , DPWM0/2 when 60 < | φ | 75 , and DPWM3 when 75 < | φ | 90 . The DC-bus voltage utilization of the MSL-DPWM is the same as the SVPWM and other DPWM methods, i.e., 0 m i 1.15 , because the active vectors applied in every sector are exactly the same.

3. Theoretical Analysis and Comparison

3.1. Conduction Losses

The power losses in the SiC MOSFET can be analytically calculated based on the assumption that the switching frequency f s is much greater than the output fundamental frequency f o in the machine. According to this assumption, the modulation waveforms can be regarded as a constant during one switching period.
The conduction losses in the SiC MOSFET with the function of the drain-source on-state resistance R m o s and the RMS value of the current flowing through its channel I r m s , m is:
P c o n = R m o s I r m s , m 2 .
Assuming that the channel of the SiC MOSFET is used for reverse conduction and that the conduction of the MOSFET body-diode during the relatively small dead-time is neglected, the conduction losses can be analytically calculated as:
I r m s , m = 1 2 π 0 2 π i x 2 ( ω e t ) d x ( ω e t ) d ( ω e t ) = I m / 2 x { a , b , c }
where d x ( ω e t ) is the phase x duty cycle and I m is the peak or maximum value of the corresponding phase current. Since the value of R m o s is temperature-dependent and I m is in dependency with the load, different PWM methods have negligible effects on the conduction losses.

3.2. Switching Losses

For the theoretical calculation of the switching losses, a linear dependence of the switching energy losses on the amplitude of the fundamental phase current is assumed. The average switching power loss per device over a fundamental period can be defined as [19]:
P sw = V dc 2 π V b f s E on , off , rr 0 2 π | i ( ω e t ) | d ω e t
where E on , off , rr represents a lumped switching losses per commutation for a specified DC voltage and output current; V b is the DC reference voltage, which was used for measuring E on , off , rr ; f s represents the constant switching frequency of the devices; i ( ω e t ) equals zero in the intervals where no switching occurs and is equal to the phase current otherwise. The switching loss function (SLF) of the traditional DPWM methods normalized to P sw for SVPWM ( 2 V dc f s I m E on , off , rr / π V b ) can be found in [18,19] and, for the MSL-DPWM associated with φ , is derived as:
S L F MSL DPWM = 1 2 0 | φ | π 6 2 + sin ( | φ | 2 π 3 ) 2 π 6 < | φ | π 3 2 3 + sin | φ | 2 π 3 < | φ | π 2 .
SLF for different DPWM methods are compared in Figure 5. We concluded that the MSL-DPWM method indeed achieves the minimum switching losses action over the entire φ range.

3.3. Harmonic Distortion

The output current harmonic content of the VSI is proportional to the integral of its generated output voltage harmonics; hence, the performance of the output current can be investigated theoretically through harmonic flux trajectories [19]. The normalized harmonic flux vector λ hn investigated in terms of the time integral of the harmonic voltage vector in a PWM cycle is shown in (18), where V x is the applied voltage vector.
λ hn ( m i ) = π V dc T s 0 T s ( V x V ref ) d t x { 0 , 1 , 2 7 }
Due to different constructions of V ref in every switching period, the harmonic flux trajectories of the different PWM modulators are various. The RMS harmonic flux λ hn rms over a PWM cycle and harmonic distortion factor (HDF) [18,19] are given as follows:
λ hn rms ( m i ) = 0 1 λ hn 2 d d
HDF = f ( m i ) = k f 2 × 288 2 π 3 0 2 π λ hn rms 2 d ω e t
The square-rms harmonic flux is scaled with k f 2 , where k f is the f s coefficient. k f for SVPWM is 1 and, for the DPWM methods, is decided by the ratio of the f s of SVPWM to that of DPWM, which depends on the pre-conditions of the comparison. If DPWM methods are compared with SVPWM under the same f s , k f should be set to 1; if DPWM methods are compared with SVPWM under the same switching losses, k f should be set as the value of SLF as determined in Figure 5. The HDF polynomial functions of the traditional DPWM methods can be found in [18], and the one of the MSL-DPWM method as a function of φ and m i can be derived as follows:
HDF = k f 2 × HDF 1 0 | φ | < π 6 k f 2 × HDF 1 | φ = π 6 π 6 | φ | < π 3 k f 2 × HDF 2 π 3 | φ | π 2
HDF 1 = ( 27 8 81 3 32 π + 81 3 cos 2 φ 8 π 27 3 cos 4 φ 4 π ) m i 4 ( 4 3 π + 81 cos φ 2 π 18 cos 3 φ π ) m i 3 + 6 m i 2
HDF 2 = ( 27 8 27 3 16 π 27 3 cos 2 φ 8 π + 27 3 cos 4 φ 4 π ) m i 4 ( 31 3 π 45 sin | φ | 2 π 18 cos 2 φ sin | φ | π ) m i 3 + 6 m i 2
With the help of the HDF function, the characteristic of the MSL-DPWM at k f = 1 is plotted in Figure 6, and different PWM methods are compared in Figure 7. In Figure 7a, k f = 1 for each DPWM method, i.e., comparison under the same f s , while k f = S L F max (the worse switching losses performance) in Figure 7b. In Figure 7, the values of HDF for MSL-DPWM with different φ are all contained within the red area. A small HDF will lead to a lower ripple with the same filter size or a smaller output filter size for the same current ripple value.
The HDF characteristic of the SVPWM is better than that for all of the other DPWM methods at k f = 1 , and its advantage will be decreased in the high m i range. Moreover, in Figure 7b, under equivalent switching losses, the HDF of the DPWM methods is superior to the one of the SVPWM in the high m i range, and it is shown that the MSL-DPWM achieves a better harmonic distortion compared with the other DPWM methods. Therefore, the MSL-DPWM method is promising, particularly at high m i ranges.

4. Experimental Evaluation and Discussion

Based on the mathematical model in Section 3, It can be seen that the MSL-DPWM strategy has the ability to achieve the minimum switching losses while displaying a better overall performance than other DPWM methods in terms of the harmonic distortion. Therefore, in Section 4, only the MSL-DPWM is considered to represent the DPWM methods and to be compared with SVPWM.
For experimental evaluation, the implemented SiC-based two-level VSI setup is shown in Figure 8. The generalized carrier-based PWM strategies were operated on a Texas Instruments digital signal processor (DSP) TMS320F28379D. The 900V voltage class PCB surface-mounted SiC MOSFET from Wolfspeed C3M0120090J [29] was selected for the VSI, and a 2.2 kW, 380 V, four-pole, 1400 r/min induction machine was selected as the load for the SiC-based 2L-VSI.

4.1. Double Pulse Test

To evaluate the switching characteristics of the selected SiC MOSFET and to obtain a better understanding of the losses on the SiC MOSFET, a double pulse test (DPT) was conducted in a phase-leg of the VSI. An inductor with 720 μ H was used as the inductive load; the current was measured by a YOKOGAWA current probe 701933 (30 A, 50 MHz). The experimental testing waveforms at i ds = 15 A, v ds = 600 V, and gate resistor R g = 10 Ω .
The overlap regions between the voltage and current during the turn-on and turn-off periods can be calculated as the energy power loss of the SiC MOSFET E off , E on , and E rr . The switching energy losses corresponding to the selected C3M0120090J SiC MOSFET device were measured experimentally and compared with the values derived from the manufacturer data-sheet, which is scaled to the same v ds and R g values [29] as shown in Figure 9. Although there exist differences in E on , E off , and E rr between the measured results and datasheet values due to the differences in the hardware circuit, e.g., the gate driver and PCB layout (e.g., the parasitic inductance within the commutation loop), the total measured and data-sheet derived energy curves, E total , are equivalent.

4.2. Steady-State Output Waveforms

The steady-state experimental waveforms of the gate signal S a , phase output current i a , common-mode current (CMC) i cmc and the modulation waveform of the phase voltage v a with SVPWM and MSL-DPWM methods at different load conditions are shown in Figure 10. The CMC and output current were tested with a Pearson current sensor 110 with a 20 MHz bandwidth. The open-loop V / f control method is employed. The DC voltage is fixed at 650 V, and the switching frequency f s is 10 kHz. The detailed operation points are presented in Table 1, where two modulation indices m i are selected with three different loads. It can be seen that all operating points of the machine are working at a high power factor angle ( φ > 60 ), which means that the DPWM methods studied in [18] cannot achieve the minimum switching losses.
The modulation waveforms of the MSL-DPWM are adjusted based on the power factor angle φ , which can be calculated from (13), and the switching signal is clamped during a third of the fundamental waveform. As shown in Figure 10, the phase currents are always sinusoidal, and the PWM current ripple is small and comparable in both methods. Therefore, it can be concluded that, due to the high f s and large inductance in the machine, the influence of different PWM methods on the harmonic distortion is limited.

4.3. Current THD

The comparisons of the current total harmonic distortion (THD) are presented in Figure 11a,b. The results were calculated with the software MATLAB 2020a with the data collected from the oscilloscope (YOKOGAWA DLM2034), where harmonic components up to 1 MHz were considered. We found that, with the increment of f s , the current THD of both PWM methods reduced as expected. Moreover, at higher output frequency and high output load, i.e., high m i , the difference in the current THD between SVPWM and MSL-DPWM was smaller—as predicted in Figure 7a.

4.4. Power Losses and Efficiency

Based on the dynamic characterization of the selected SiC MOSFET, the second-order curve fitting expressions for the calculation of switching energies for E off , E on , and E rr can be found in (24)–(26) (in mJ). The comparisons of the calculated losses with two different PWM methods are shown in Figure 12. It can be seen that there is only a slight difference in the conduction losses, which is mainly due to the different current harmonics. The switching losses of the MSL-DPWM are lower than those of the SVPWM, and follows a linear dependency with f s . With the increase in f s , there is no substantial difference in the semiconductor conduction losses, nor in the losses of the DC-link capacitors (the equivalent series resistance (ESR) of the selected electrolytic capacitors is constant to current harmonics above 10 kHz); however, the advantage of the MSL-DPWM in switching losses was distinct.
E off = V dc 600 4.3 × 10 5 i ds 2 + 8.4 × 10 3 i ds ( mJ )
E on = V dc 600 3.9 × 10 4 i ds 2 + 1.78 × 10 2 i ds ( mJ )
E rr = V dc 600 3.11 × 10 5 i ds 2 + 2.4 × 10 4 i ds ( mJ )
The comparison of the efficiency as measured by the power analyzer YOKOGAWA WT500 is shown in Figure 13, where, for each operating point, the efficiency attained with the MSL-DPWM is higher than that for SVPWM, and the difference in efficiency becomes larger as the switching frequency increases. Therefore, from the perspective of efficiency, MSL-DPWM is more favorable than SVPWM for a 2L-VSI operating with a high switching frequency.
The 3D plots of efficiency comparisons at various modulation indices and the power factor angle at f s = 10 kHz and f s = 40 kHz are presented in Figure 13a and Figure 13b, respectively, where m i = 0.22 , 0.48 , 0.72 , 0.95 are considered with different load conditions, i.e., the V / f controller is operating at 95 V/12.5 Hz, 190 V/25 Hz, 285 V/37.5 Hz, and 380 V/50 Hz. The efficiency of both SVPWM and MSL-DPWM are increased with the operations with a higher modulation index and power factor because both less circulating reactive power (smaller I m ) and a lower current THD will exist.

4.5. Common-Mode Current

The main experimental waveforms at 40 kHz are shown in Figure 14. It can be seen that the CMC and the noise on the output phase current at 40 kHz are higher than those at 10 kHz as shown in Figure 10.
The comparison of CMC at different operating points is given in Figure 15. It can be seen that, in the motor drive, the modulation methods and f s have a large effect on CMC, while the operating conditions of the machine have little influence. The CMC noise contains current spikes closely associated with the d v / d t of the common-mode voltage [30], which can be expressed as:
v cmv = v ao + v bo + v co 3
where v ao , v bo , v co represent the output phase to DC neutral point voltages and take values of ± V dc / 2 . With SVPWM, the peak-to-peak value of the common-mode voltage is V dc in every switching period, while, for the MSL-DWPM, the peak-to-peak value of the common-mode voltage is 2 V dc / 3 in every switching period so that the d v / d t of the common-mode voltage can be decreased [31]. Therefore, the CMC noise in the time domain of the MSL-DPWM is lower when compared to the SVPWM case.
The FFT analysis of the CMC from 5 kHz to 20 MHz is provided in Figure 16. The results were calculated using MATLAB 2020a with the data collected from an oscilloscope with a 250 MHz sampling rate. For each f o , the harmonic component of the SVPWM at f s = 40 kHz was the highest, and that of the MSL-DPWM at f s = 10 kHz was the lowest, and these results also verify the conclusion obtained in Figure 15a,b.

4.6. Discussion

Based on the experimental results, with the SiC MOSFET applied, the f s can be considerably increased without overly compromising the system power efficiency. The issue of current harmonic distortion of SiC-based high-frequency 2L-VSIs is not as significant as in low f s applications. However, the common-mode current will be more severe at high f s , and a suitable common-mode filter may needed to be employed in the SiC-based high-frequency 2L-VSIs to overcome the possible degradation of the machine insulation, which may shorten this component’s lifetime.
Furthermore, the study demonstrated that the MSL-DPWM strategy implemented in this paper is advantageous in relation to the widely employed SVPWM. The use of MSL-DPWM leads to higher power efficiency and, above all, smaller circulating CMC. The later is particularly critical for the machine’s lifetime since the high frequency CMC may degrade stator winding insulation and accelerate the wear of bearings. This occurs because the CMC generated by the VSI generated common-mode voltage will cause bearing currents to flow through the motor parasitic capacitors to the rotor iron, i.e, from the bearings to the grounded stator cases [32]. This will increase the thermal stresses on the stator winding and the bearing, thereby, reducing the insulation lifetime [33].
Therefore, with a high switching frequency applied, different PWM methods on SiC-based 2L-VSI have lesser impacts on the harmonics distortions, and greater attention should be paid to the issues caused by circulating CMC. MSL-DPWM is more favorable for SiC-based 2L-VSIs in practice for the improved power efficiency and lower CMC.

5. Conclusions

This paper evaluated the performance of a SiC-based 2L-VSI operating at a high switching frequency with a new generalized carrier-based PWM method. First, The carrier-based PWM methods were described and illustrated through a generalized approach and model. Thereafter, the characteristics of the different PWM methods were investigated and compared through mathematical analysis. Finally, detailed experiments were performed in a heatsink-less 2.2 kW VSI prototype and induction machine. We found that the MSL-DPWM strategy was more favorable for SiC-based 2L-VSIs in practice in motor-drive applications because it was able to achieve higher efficiency, acceptable current distortion, and smaller CMC when compared to the commonly employed SVPWM method.

Author Contributions

Validation, writing—review and editing, H.L.; methodology and supervision, J.X. All authors have read and agreed to the published version of the manuscript.

Funding

This research received no external funding.

Conflicts of Interest

The authors declare no conflict of interest.

References

  1. Wang, F.F.; Zhang, Z. Overview of silicon carbide technology: Device, converter, system, and application. CPSS Trans. Power Electron. Appl. 2016, 1, 13–32. [Google Scholar] [CrossRef]
  2. Morya, A.K.; Gardner, M.C.; Anvari, B.; Liu, L.; Yepes, A.G.; Doval-Gandoy, J.; Toliyat, H.A. Wide Bandgap Devices in AC Electric Drives: Opportunities and Challenges. IEEE Trans. Transp. Electrific. 2019, 5, 3–20. [Google Scholar] [CrossRef]
  3. Mantooth, H.A.; Evans, T.; Farnell, C.; Le, Q.; Murphree, R. Emerging trends in silicon carbide power electronics design. CPSS Trans. Power Electron. Appl. 2017, 2, 161–169. [Google Scholar] [CrossRef]
  4. Chen, C.; Luo, F.; Kang, Y. A review of SiC power module packaging: Layout, material system and integration. CPSS Trans. Power Electron. Appl. 2017, 2, 170–186. [Google Scholar] [CrossRef]
  5. Xu, J.; Han, J.; Wang, Y.; Ali, M.; Tang, H. High-Frequency SiC Three-Phase VSIs With Common-Mode Voltage Reduction and Improved Performance Using Novel Tri-State PWM Method. IEEE Trans. Power Electron. 2019, 34, 1809–1822. [Google Scholar] [CrossRef]
  6. Jahns, T.M.; Dai, H. The past, present, and future of power electronics integration technology in motor drives. CPSS Trans. Power Electron. Appl. 2017, 2, 197–216. [Google Scholar] [CrossRef]
  7. Deng, X.; Mohamed, M.A.S.; Lambert, S.; Mecrow, B.C. Development of a High-Speed, Permanent Magnet, SiC-Based Drive with Integrated Input Filters. IEEE Trans. Energy Convers. 2020. early access. [Google Scholar] [CrossRef]
  8. Schrittwieser, L.; Kolar, J.W.; Soeiro, T.B. 99 minimizing life cycle cost in DC data centers. CPSS Trans. Power Electron. Appl. 2017, 2, 47–58. [Google Scholar] [CrossRef]
  9. Oswald, N.; Anthony, P.; McNeill, N.; Stark, B.H. An Experimental Investigation of the Trade off between Switching Losses and EMI Generation With Hard-Switched All-Si, Si-SiC, and All-SiC Device Combinations. IEEE Trans. Power Electron. 2014, 29, 2393–2407. [Google Scholar] [CrossRef]
  10. Ali, K.; Surapaneni, R.K.; Das, P.; Panda, S.K. An SiC-MOSFET-Based Nine-Switch Single-Stage Three-Phase AC–DC Isolated Converter. IEEE Trans. Ind. Electron. 2017, 64, 9083–9093. [Google Scholar] [CrossRef]
  11. Zhang, Z.; Wang, F.; Tolbert, L.M.; Blalock, B.J.; Costinett, D.J. Evaluation of Switching Performance of SiC Devices in PWM Inverter-Fed Induction Motor Drives. IEEE Trans. Power Electron. 2015, 30, 5701–5711. [Google Scholar] [CrossRef]
  12. Yin, S.; Liu, Y.; Liu, Y.; Tseng, K.J.; Pou, J.; Simanjorang, R. Comparison of SiC Voltage Source Inverters Using Synchronous Rectification and Freewheeling Diode. IEEE Trans. Ind. Electron. 2018, 65, 1051–1061. [Google Scholar] [CrossRef]
  13. Li, X.; Jiang, J.; Huang, A.Q.; Guo, S.; Deng, X.; Zhang, B.; She, X. A SiC Power MOSFET Loss Model Suitable for High-Frequency Applications. IEEE Trans. Ind. Electron. 2017, 64, 8268–8276. [Google Scholar] [CrossRef]
  14. Hazra, S.; Madhusoodhanan, S.; Moghaddam, G.K.; Hatua, K.; Bhattacharya, S. Design Considerations and Performance Evaluation of 1200-V 100-A SiC MOSFET-Based Two-Level Voltage Source Converter. IEEE Trans. Ind. Appl. 2016, 52, 4257–4268. [Google Scholar] [CrossRef]
  15. Chen, J.; Sha, D.; Zhang, J.; Liao, X. An SiC MOSFET Based Three-Phase ZVS Inverter Employing Variable Switching Frequency Space Vector PWM Control. IEEE Trans. Power Electron. 2019, 34, 6320–6331. [Google Scholar] [CrossRef]
  16. Gonzalez-Hernando, F.; San-Sebastian, J.; Arias, M.; Rujas, A.; Iannuzzo, F. Discontinuous PWM for Online Condition Monitoring of SiC Power Modules. IEEE J. Emerg. Sel. Top. Power Electron. 2020, 8, 323–330. [Google Scholar] [CrossRef]
  17. Han, Y.; Lu, H.; Li, Y.; Chai, J. Analysis and Suppression of Shaft Voltage in SiC-Based Inverter for Electric Vehicle Applications. IEEE Trans. Power Electron. 2019, 34, 6276–6285. [Google Scholar] [CrossRef]
  18. Hava, A.M.; Kerkman, R.J.; Lipo, T.A. A high-performance generalized discontinuous PWM algorithm. IEEE Trans. Ind. Appl. 1998, 34, 1059–1071. [Google Scholar] [CrossRef] [Green Version]
  19. Hava, A.M.; Kerkman, R.J.; Lipo, T.A. Simple analytical and graphical methods for carrier-based PWM-VSI drives. IEEE Trans. Power Electron. 1999, 14, 49–61. [Google Scholar] [CrossRef] [Green Version]
  20. Xu, J.; Han, J.; Wang, Y.; Habib, S.; Tang, H. A Novel Scalar PWM Method to Reduce Leakage Current in Three-Phase Two-Level Transformerless Grid-Connected VSIs. IEEE Trans. Ind. Electron. 2020, 67, 3788–3797. [Google Scholar] [CrossRef]
  21. Nguyen, T.D.; Hobraiche, J.; Patin, N.; Friedrich, G.; Vilain, J.P. A Direct Digital Technique Implementation of General Discontinuous Pulse Width Modulation Strategy. IEEE Trans. Ind. Electron. 2011, 58, 4445–4454. [Google Scholar] [CrossRef]
  22. Chung, D.W.; Sul, S.K. Minimum-loss strategy for three-phase PWM rectifier. IEEE Trans. Ind. Electron. 1999, 46, 517–526. [Google Scholar] [CrossRef]
  23. Xu, J.; Soeiro, T.B.; Gao, F.; Tang, H.; Bauer, P. Carrier-Based Generalized Discontinuous PWM Strategy for Single-Phase Three-Legs Active Power Decoupling Converters. IEEE Trans. Ind. Electron. 2021, 68, 11609–11613. [Google Scholar] [CrossRef]
  24. An, S.L.; Sun, X.D.; Zhang, Q.; Zhong, Y.R.; Ren, B.Y. Study on the Novel Generalized Discontinuous SVPWM Strategies for Three-Phase Voltage Source Inverters. IEEE Trans. Ind. Inf. 2013, 9, 781–789. [Google Scholar] [CrossRef]
  25. Xu, J.; Soeiro, T.B.; Gao, F.; Tang, H.; Bauer, P. Minimum Switching Losses Discontinuous PWM Strategy for Bidirectional Single-Phase AC–DC Converter With Active Power Decoupling Circuit. IEEE Trans. Power Electron. 2021, 36, 6118–6132. [Google Scholar] [CrossRef]
  26. Millinger, J.; Wallmark, O.; Soulard, J. High-Frequency Characterization of Losses in Fully Assembled Stators of Slotless PM Motors. IEEE Trans. Ind. Appl. 2018, 54, 2265–2275. [Google Scholar] [CrossRef]
  27. Munoz-Garcia, A.; Lipo, T.A.; Novotny, D.W. A new induction motor V/f control method capable of high-performance regulation at low speeds. IEEE Trans. Ind. Appl. 1998, 34, 813–821. [Google Scholar] [CrossRef] [Green Version]
  28. Lee, D.; Kim, Y. Control of Single-Phase-to-Three-Phase AC/DC/AC PWM Converters for Induction Motor Drives. IEEE Trans. Ind. Electron. 2007, 54, 797–804. [Google Scholar] [CrossRef]
  29. Datasheet of C3M0120090J; CREE Power Applications: Durham, NC, USA, 2018.
  30. Hou, C.; Shih, C.; Cheng, P.; Hava, A.M. Common-Mode Voltage Reduction Pulsewidth Modulation Techniques for Three-Phase Grid-Connected Converters. IEEE Trans. Power Electron. 2013, 28, 1971–1979. [Google Scholar] [CrossRef]
  31. Hassan, M.S.; Shoyama, M. Common-Mode Noise Evaluation Study of Two-Level Voltage Source Inverter using Bus-Clamping Discontinuous PWM Strategies. In Proceedings of the 2018 IEEE International Telecommunications Energy Conference (INTELEC), Turino, Italy, 7–11 October 2018; pp. 1–6. [Google Scholar]
  32. Chen, S.; Lipo, T.A.; Fitzgerald, D. Modeling of motor bearing currents in PWM inverter drives. IEEE Trans. Ind. Appl. 1996, 32, 1365–1370. [Google Scholar] [CrossRef]
  33. Alvarez-Gonzalez, F.; Hewitt, D.; Griffo, A.; Wang, J. Challenges of Common Mode Current and Voltage Acquisition for Stator Winding Insulation Health Monitoring. In Proceedings of the 2020 IEEE Energy Conversion Congress and Exposition (ECCE), Detroit, MI, USA, 11–15 October 2020; pp. 4452–4459. [Google Scholar]
Figure 1. Circuit schematic of the three-phase three-wire 2L-VSI.
Figure 1. Circuit schematic of the three-phase three-wire 2L-VSI.
Electronics 11 04136 g001
Figure 2. Voltage space vectors of the three-phase two-level VSI.
Figure 2. Voltage space vectors of the three-phase two-level VSI.
Electronics 11 04136 g002
Figure 3. Three-phase duty cycles and vector duration in the sector I.
Figure 3. Three-phase duty cycles and vector duration in the sector I.
Electronics 11 04136 g003
Figure 4. Modulation waveform of discontinuous carrier-based PWM (a) DPWMMAX, (b) DPWMMIN, (c) DPWM0, (d) DPWM1, (e) DPWM2, (f) DPWM3, (g) MSL-DPWM when 0 φ 30 , (h) MSL-DPWM when 30 φ 60 , and (i) MSL-DPWM when 60 φ 90 . Note that the sectors filled in gray are designated as k = 1 , while, in the remaining sectors, k = 0 .
Figure 4. Modulation waveform of discontinuous carrier-based PWM (a) DPWMMAX, (b) DPWMMIN, (c) DPWM0, (d) DPWM1, (e) DPWM2, (f) DPWM3, (g) MSL-DPWM when 0 φ 30 , (h) MSL-DPWM when 30 φ 60 , and (i) MSL-DPWM when 60 φ 90 . Note that the sectors filled in gray are designated as k = 1 , while, in the remaining sectors, k = 0 .
Electronics 11 04136 g004
Figure 5. Switching loss functions of various DPWM methods.
Figure 5. Switching loss functions of various DPWM methods.
Electronics 11 04136 g005
Figure 6. The harmonic distortion factor, HDF, characteristic of the MSL-DPWM at k f = 1 .
Figure 6. The harmonic distortion factor, HDF, characteristic of the MSL-DPWM at k f = 1 .
Electronics 11 04136 g006
Figure 7. Comparison of the harmonic distortion factor, HDF, with different PWM methods (a) at k f = 1 and (b) at k f = S L F max .
Figure 7. Comparison of the harmonic distortion factor, HDF, with different PWM methods (a) at k f = 1 and (b) at k f = S L F max .
Electronics 11 04136 g007
Figure 8. The experimental setup.
Figure 8. The experimental setup.
Electronics 11 04136 g008
Figure 9. Switching characteristics of a phase-leg at v ds = 600 V and R g = 10 Ω (a) turn-on transient, (b) turn-off transient, (c) anti-parallel diode reverse recovery transient, and (d) relationship between the switching energy and load current.
Figure 9. Switching characteristics of a phase-leg at v ds = 600 V and R g = 10 Ω (a) turn-on transient, (b) turn-off transient, (c) anti-parallel diode reverse recovery transient, and (d) relationship between the switching energy and load current.
Electronics 11 04136 g009
Figure 10. Steady−state output waveforms with SVPWM and MSL-DPWM methods at f s = 10 kHz with different operating conditions: (a) SVPWM at f o = 25 Hz and no load, (b) MSL-DPWM at f o = 25 Hz and no load, (c) SVPWM at f o = 25 Hz and half load, (d) MSL-DPWM at f o = 25 Hz and half load, (e) SVPWM at f o = 50 Hz and no load, (f) MSL-DPWM at f o = 50 Hz and no load, (g) SVPWM at f o = 50 Hz and half load, (h) MSL-DPWM at f o = 50 Hz and half load, (i) SVPWM at f o = 50 Hz and full load, and (j) MSL-DPWM at f o = 50 Hz and full load.
Figure 10. Steady−state output waveforms with SVPWM and MSL-DPWM methods at f s = 10 kHz with different operating conditions: (a) SVPWM at f o = 25 Hz and no load, (b) MSL-DPWM at f o = 25 Hz and no load, (c) SVPWM at f o = 25 Hz and half load, (d) MSL-DPWM at f o = 25 Hz and half load, (e) SVPWM at f o = 50 Hz and no load, (f) MSL-DPWM at f o = 50 Hz and no load, (g) SVPWM at f o = 50 Hz and half load, (h) MSL-DPWM at f o = 50 Hz and half load, (i) SVPWM at f o = 50 Hz and full load, and (j) MSL-DPWM at f o = 50 Hz and full load.
Electronics 11 04136 g010
Figure 11. Comparison of current THD: (a) current THD at f o = 25 Hz with no and half load and (b) current THD at f o = 50 Hz with no, half, and full load, respectively.
Figure 11. Comparison of current THD: (a) current THD at f o = 25 Hz with no and half load and (b) current THD at f o = 50 Hz with no, half, and full load, respectively.
Electronics 11 04136 g011
Figure 12. The calculated losses benchmark, (a) conduction losses for SVPWM, (b) conduction losses for MSL-DPWM, (c) switching losses for SVPWM, and (d) switching losses for MSL-DPWM.
Figure 12. The calculated losses benchmark, (a) conduction losses for SVPWM, (b) conduction losses for MSL-DPWM, (c) switching losses for SVPWM, and (d) switching losses for MSL-DPWM.
Electronics 11 04136 g012
Figure 13. Comparison of the measured efficiency: (a) at f o = 25 Hz with half load, (b) at f o = 50 Hz with half and full load, (c) a 3D plot of the efficiency with various modulation indices and the power factor at f s = 10 kHz, and (d) a 3D plot of the efficiency with various modulation indices and the power factor at f s = 40 kHz.
Figure 13. Comparison of the measured efficiency: (a) at f o = 25 Hz with half load, (b) at f o = 50 Hz with half and full load, (c) a 3D plot of the efficiency with various modulation indices and the power factor at f s = 10 kHz, and (d) a 3D plot of the efficiency with various modulation indices and the power factor at f s = 40 kHz.
Electronics 11 04136 g013
Figure 14. Output waveforms at f s = 40 kHz: (a) SVPWM at f o = 25 Hz and no load, (b) MSL-DPWM at f o = 25 Hz and no load, (c) SVPWM at f o = 25 Hz and half load, (d) MSL-DPWM at f o = 25 Hz and half load, (e) SVPWM at f o = 50 Hz and no load, (f) MSL-DPWM at f o = 50 Hz and no load, (g) SVPWM at f o = 50 Hz and half load, (h) MSL-DPWM at f o = 50 Hz and half load, (i) SVPWM at f o = 50 Hz and full load, and (j) MSL-DPWM at f o = 50 Hz and full load.
Figure 14. Output waveforms at f s = 40 kHz: (a) SVPWM at f o = 25 Hz and no load, (b) MSL-DPWM at f o = 25 Hz and no load, (c) SVPWM at f o = 25 Hz and half load, (d) MSL-DPWM at f o = 25 Hz and half load, (e) SVPWM at f o = 50 Hz and no load, (f) MSL-DPWM at f o = 50 Hz and no load, (g) SVPWM at f o = 50 Hz and half load, (h) MSL-DPWM at f o = 50 Hz and half load, (i) SVPWM at f o = 50 Hz and full load, and (j) MSL-DPWM at f o = 50 Hz and full load.
Electronics 11 04136 g014
Figure 15. Comparison of the current THD: (a) current THD at f o = 25 Hz with no and half load and (b) current THD at f o = 50 Hz with no, half, and full load, respectively.
Figure 15. Comparison of the current THD: (a) current THD at f o = 25 Hz with no and half load and (b) current THD at f o = 50 Hz with no, half, and full load, respectively.
Electronics 11 04136 g015
Figure 16. FFT analysis (a) at f o = 25 Hz with half load and (b) at f o = 50 Hz with full load.
Figure 16. FFT analysis (a) at f o = 25 Hz with half load and (b) at f o = 50 Hz with full load.
Electronics 11 04136 g016
Table 1. Operation conditions.
Table 1. Operation conditions.
V / f LoadModulation Index ( m i )Phase Angle ( φ )
190 V/25 HzNo0.4885
Half0.4870
380 V/50 HzHalf0.9569
Full0.9561
Publisher’s Note: MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.

Share and Cite

MDPI and ACS Style

Lin, H.; Xu, J. Performance Evaluation of SiC-Based Two-Level VSIs with Generalized Carrier-Based PWM Strategies in Motor Drive Applications. Electronics 2022, 11, 4136. https://0-doi-org.brum.beds.ac.uk/10.3390/electronics11244136

AMA Style

Lin H, Xu J. Performance Evaluation of SiC-Based Two-Level VSIs with Generalized Carrier-Based PWM Strategies in Motor Drive Applications. Electronics. 2022; 11(24):4136. https://0-doi-org.brum.beds.ac.uk/10.3390/electronics11244136

Chicago/Turabian Style

Lin, Hedi, and Junzhong Xu. 2022. "Performance Evaluation of SiC-Based Two-Level VSIs with Generalized Carrier-Based PWM Strategies in Motor Drive Applications" Electronics 11, no. 24: 4136. https://0-doi-org.brum.beds.ac.uk/10.3390/electronics11244136

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop